#### **ABSOLUTE MAXIMUM RATINGS**



1. All voltages values are measured with respect to the ground pin.

2. The magnitude of input signal must never exceed  $V_{\text{CC}} + 0.3V / G_{\text{ND}} - 0.3V$ 

3. Device is protected in case of over temperature by a thermal shutdown active @ 150°C.

4. Exceeding the power derating curves during a long period, will cause abnormal operation.

# **OPERATING CONDITIONS**



1. This thermal resistance can be reduced with a suitable PCB layout (see Power Derating Curves)

# **ELECTRICAL CHARACTERISTICS**



 $V_{\text{CC}} = +5V$ , GND = 0V, T<sub>amb</sub> = 25°C (unless otherwise specified)

1. Standby mode is actived when Vstdby is tied to GND

2. Dynamic measurements - 20\*log(rms(Vout)/rms(Vripple)). Vripple is the surimposed sinus signal to Vcc @ f = 217Hz

# $V_{CC} = +3.3V$ , GND = 0V, T<sub>amb</sub> = 25°C (unless otherwise specified)<sup>3)</sup>



1. Standby mode is actived when Vstdby is tied to GND

2. Dynamic measurements - 20\*log(rms(Vout)/rms(Vripple)). Vripple is the surimposed sinus signal to Vcc @ f = 217Hz

3. All electrical values are made by correlation between 2.6V and 5V measurements

# **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = **2.6V**, GND = 0V,  $T_{amb}$  = 25°C (unless otherwise specified)



1. Standby mode is actived when Vstdby is tied to GND

2. Dynamic measurements - 20\*log(rms(Vout)/rms(Vripple)). Vripple is the surimposed sinus signal to Vcc @ f = 217Hz



# **REMARKS**

1. All measurements, except PSRR measurements, are made with a supply bypass capacitor Cs = 100µF. **2.** The standby response time is about 1µs.

**Fig. 1 : Open Loop Frequency Response** 



**Fig. 3 : Open Loop Frequency Response** 



**Fig. 5 : Open Loop Frequency Response** 



57

**Fig. 2 : Open Loop Frequency Response** 



**Fig. 4 : Open Loop Frequency Response** 



**Fig. 6 : Open Loop Frequency Response** 



**Fig. 7 : Open Loop Frequency Response** 



**Fig. 9 : Open Loop Frequency Response** 



**Fig. 8 : Open Loop Frequency Response** 



**Fig. 10 : Power Supply Rejection Ratio (PSRR) vs Power supply** 



**Fig. 12 : Power Supply Rejection Ratio (PSRR) vs Bypass Capacitor** 







 **Fig. 11 : Power Supply Rejection Ratio (PSRR) vs Feedback Capacitor** 



**Fig. 13 : Power Supply Rejection Ratio (PSRR) vs Input Capacitor** 





**Fig. 15 : Pout @ THD + N = 1% vs Supply Voltage vs RL** 

**Fig. 17 : Power Dissipation vs Pout** 







**Fig. 16 : Pout @ THD + N = 10% vs Supply Voltage vs RL** 



**Fig. 18 : Power Dissipation vs Pout** 



**Fig. 20 : Power Derating Curves** 



**Fig. 21 : Output Power vs Load Resistance** 











**Fig. 22 : Output Power vs Load Resistance** 



**Fig. 24 : Frequency response vs Cin & Cfeed** 



**Fig. 26 : THD + N vs Output Power** 



**Fig. 28 : THD + N vs Output Power** 



**Fig. 30 : THD + N vs Output Power** 



**Fig. 27 : THD + N vs Output Power** 



**Fig. 29 : THD + N vs Output Power** 



**Fig. 31 : THD + N vs Output Power** 



**Fig. 32 : THD + N vs Output Power** 



**Fig. 34 : THD + N vs Output Power** 



**Fig. 36 : THD + N vs Output Power** 

57



**Fig. 33 : THD + N vs Output Power** 



**Fig. 35 : THD + N vs Output Power** 



**Fig. 37 : THD + N vs Output Power** 



**Fig. 38 : THD + N vs Output Power** 



**Fig. 40 : THD + N vs Output Power** 







**Fig. 39 : THD + N vs Output Power** 



**Fig. 41 : THD + N vs Output Power** 



**Fig. 43 : THD + N vs Output Power** 















 $\sqrt{M}$ 

**Fig. 45 : Signal to Noise Ratio Vs Power Supply with Unweighted Filter (20Hz to 20kHz)** 



**Fig. 47 : Signal to Noise Ratio vs Power Supply with Weighted Filter Type A** 



**Fig. 49 : Current Consumption vs Standby Voltage @ Vcc = 5V** 



# **Fig. 50 : Current Consumption vs Standby Voltage @ Vcc = 3.3V**



# **Fig. 51 : Current Consumption vs Standby Voltage @ Vcc = 2.6V**



# ■ **BTL Configuration Principle**

The TS4902 is a monolithic power amplifier with a BTL (Bridge Tied Load) output configuration. BTL means that each end of the load is connected to two single ended output amplifiers. Thus, we have:

Single ended output  $1 =$  Vout $1 =$  Vout (V) Single ended output  $2 =$  Vout $2 = -$ Vout (V)

And Vout1 - Vout2 =  $2$ Vout (V)

The output power is :

$$
Pout = \frac{(2 \text{ Vout}_{RMS})^2}{R_L} (W)
$$

For the same power supply voltage, the output power in BTL configuration is four times higher than the output power in single ended configuration.

#### ■ Gain In Typical Application Schematic **(cf. page 1)**

In flat region (no effect of Cin), the output voltage of the first stage is :

$$
Vout1 = -Vin \frac{Rfeed}{Rin} (V)
$$

For the second stage :  $Vout2 = -Vout1 (V)$ 

The differential output voltage is

$$
Vout2 - Vout1 = 2Vin \frac{Rfeed}{Rin} (V)
$$

The differential gain named gain (Gv) for more convenient usage is :

$$
Gv = \frac{Vout2 - Vout1}{Vin} = 2 \frac{Rfeed}{Rin}
$$

Remark : Vout2 is in phase with Vin and Vout1 is 180 phased with Vin. It means that the positive terminal of the loudspeaker should be connected to Vout2 and the negative to Vout1.

#### ■ Low and high frequency response

In low frequency region, the effect of Cin starts. Cin with Rin forms a high pass filter with a -3dB cut off frequency

$$
\mathsf{FCL} = \frac{1}{2\pi \text{ Rin Cin}} \quad (\mathsf{Hz})
$$

In high frequency region, you can limit the bandwidth by adding a capacitor (Cfeed) in parallel with Rfeed. Its form a low pass filter with a -3dB cut off frequency

$$
\mathsf{FCH} = \frac{1}{2\pi \text{ Rfeed Cfeed}} \quad (\mathsf{Hz})
$$

#### ■ **Power dissipation and efficiency**

Hypothesis :

• Voltage and current in the load are sinusoidal (Vout and Iout)

• Supply voltage is a pure DC source (Vcc)

Regarding the load we have :

$$
V\text{OUT} = V_{PEAK} \sin \omega t (V)
$$

and

$$
I \text{OUT} = \frac{V \text{OUT}}{R \text{L}} \text{ (A)}
$$

and

$$
POUT = \frac{VPEAK^2}{2R} (W)
$$

Then, the average current delivered by the supply voltage is:

$$
I_{\text{CC}} = 2 \frac{\text{VPEAK}}{\pi \text{RL}} \text{ (A)}
$$

The power delivered by the supply voltage is Psupply =  $Vec$   $ccc_{AVG}$  (W)

Then, the **power dissipated by the amplifier** is Pdiss = Psupply - Pout (W)

$$
P_{\text{diss}} = \frac{2\sqrt{2Vcc}}{\pi\sqrt{R_{\text{L}}}} \sqrt{P_{\text{OUT}}} - P_{\text{OUT}} \text{ (W)}
$$

and the maximum value is obtained when

$$
\frac{\partial P \text{diss}}{\partial P \text{OUT}} = 0
$$

and its value is:

$$
P dissmax = \frac{2\text{Vcc}^2}{\pi^2 R_L}
$$
 (W)

Remark : This maximum value is only depending on power supply voltage and load values.

The **efficiency** is the ratio between the output power and the power supply

$$
\eta = \frac{P \text{OUT}}{P \text{supply}} = \frac{\pi V \text{PEAK}}{4V \text{CC}}
$$

The maximum theoretical value is reached when  $Vpeak = Vcc$ , so

$$
\frac{\pi}{4}=78.5\%
$$

# ■ **Decoupling of the circuit**

Two capacitors are needed to bypass properly the TS4902, a power supply bypass capacitor Cs and a bias voltage bypass capacitor Cb.

**Cs** has especially an influence on the THD+N in high frequency (above 7kHz) and indirectly on the power supply disturbances.

With 100µF, you can expect similar THD+N performances like shown in the datasheet.

If Cs is lower than 100µF, in high frequency increases, THD+N and disturbances on the power supply rail are less filtered.

To the contrary, if Cs is higher than 100µF, those disturbances on the power supply rail are more filtered.

**Cb** has an influence on THD+N in lower frequency, but its function is critical on the final result of PSRR with input grounded in lower frequency.

If Cb is lower than 1µF, THD+N increase in lower frequency (see THD+N vs frequency curves) and the PSRR worsens up

If Cb is higher than 1µF, the benefit on THD+N in lower frequency is small but the benefit on PSRR is substantial (see PSRR vs. Cb curve : fig.12).

Note that Cin has a non-negligible effect on PSRR in lower frequency. Lower is its value, higher is the PSRR (see fig. 13).

# ■ **Pop and Click performance**

Pop and Click performance is intimately linked with the size of the input capacitor Cin and the bias voltage bypass capacitor Cb.

Size of Cin is due to the lower cut-off frequency and PSRR value requested. Size of Cb is due to THD+N and PSRR requested always in lower frequency.

Moreover, Cb determines the speed that the amplifier turns ON. The slower the speed is, the softer the turn ON noise is.

The charge time of Cb is directly proportional to the internal generator resistance 50kΩ.

Then, the charge time constant for Cb is

#### τ**b = 50k**Ω**xCb** (s)

As Cb is directly connected to the non-inverting input (pin 2 & 3) and if we want to minimize, in amplitude and duration, the output spike on Vout1 (pin 5), Cin must be charged faster than Cb. The charge time constant of Cin is

τ**in = (Rin+Rfeed)xCin** (s)

Thus we have the relation τ**in <<** τ**b** (s)

The respect of this relation permits to minimize the pop and click noise.

Remark : Minimize Cin and Cb has a benefit on pop and click phenomena but also on cost and size of the application.

Example : your target for the -3dB cut off frequency is 100 Hz. With Rin=Rfeed=22 kΩ, Cin=72nF (in fact 82nF or 100nF).

With Cb=1µF, if you choose the one of the latest two values of Cin, the pop and click phenomena at power supply ON or standby function ON/OFF will be very small

50 kΩx1µF >> 44kΩx100nF (50ms >> 4.4ms). Increasing Cin value increases the pop and click phenomena to an unpleasant sound at power supply ON and standby function ON/OFF.

Why Cs is not important in pop and click consideration ?

Hypothesis :

- $\textdegree$  Cs = 100µF
- Supply voltage = 5V
- Supply voltage internal resistor =  $0.1\Omega$
- Supply current of the amplifier Icc = 6mA

At power ON of the supply, the supply capacitor is charged through the internal power supply resistor. So, to reach 5V you need about five to ten times the charging time constant of Cs  $(τs =$ 0.1xCs (s)).

Then, this time equal  $50\mu s$  to  $100\mu s \ll \tau b$  in the majority of application.

At power OFF of the supply, Cs is discharged by a constant current Icc. The discharge time from 5V to 0V of Cs is

$$
tDischCs = \frac{5Cs}{1cc} = 83 \text{ ms}
$$

Now, we must consider the discharge time of Cb. At power OFF or standby ON, Cb is discharged by a 100kΩ resistor. So the discharge time is about  $τb<sub>Disch</sub> ≈ 3xCbx100kΩ$  (s).

In the majority of application, Cb=1µF, then  $\tau b_{\text{Disch}} \approx 300$ ms >>  $t_{\text{dischCs}}$ .

# ■ How to use the PSRR curves (page 7)

We have finished a design and we have chosen the components values :

• Rin=Rfeed=22k $\Omega$ , Cin=100nF, Cb=1µF

Now, on fig. 13, we can see the PSRR (input grounded) vs frequency curves. At 217Hz we have a PSRR value of -36dB.

In fact, we want a value of about -70dB. So, we need a gain of +34dB !

Now, on fig. 12 we can see the effect of Cb on the PSRR (input grounded) vs. frequency. With Cb=100µF, we can reach the -70dB value.

The process to obtain the final curve (Cb=100µF, Cin=100nF, Rin=Rfeed=22kΩ) is a simple transfer point by point on each frequency of the curve on fig. 13 to the curve on fig. 12.

The measurement result is shown on figure A.





#### ■ **Remark on PSRR measurement conditions**

#### What is the PSRR?

The PSRR is the Power Supply Rejection Ratio. It's a kind of SVR in a determined frequency range. The PSRR of a device is the ratio between the power supply disturbance and the result on the output. We can say that the PSRR is the ability of a device to minimize the impact of power supply disturbances to the output.

How do we measure the PSRR ?



#### **Fig. B : PSRR measurement schematic**

#### ■ Measurement process:

- Fix the DC voltage supply (Vcc)
- Fix the AC sinusoidal ripple voltage (Vripple)
- No bypass capacitor Cs is used

The PSRR value for each frequency is :

$$
PSRR(dB) = 20 \times Log_{10} \left[ \frac{Rms(Vripple)}{Rms(Vs_{+} - Vs_{-})} \right]
$$

Remark : The measurement of the RMS voltage is not a selective RMS measurement but a full range (2 Hz to 125 kHz) RMS measurement. This means we have: the effective RMS signal + the noise.

# **PACKAGE MECHANICAL DATA**

8 PINS - PLASTIC MICROPACKAGE (SO)





#### **PACKAGE MECHANICAL DATA**

8 PINS - PLASTIC MICROPACKAGE (miniSO)





**Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.**

**© The ST logo is a registered trademark of STMicroelectronics**

**© 2002 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES**

Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia

Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States

**© http://www.st.com**



# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[STMicroelectronics](http://www.mouser.com/stmicroelectronics): [TS4902IST](http://www.mouser.com/access/?pn=TS4902IST) [TS4902IDT](http://www.mouser.com/access/?pn=TS4902IDT) [TS4902ID](http://www.mouser.com/access/?pn=TS4902ID)