## Pinouts



# **Typical Application**



# Block Diagram



#### **Absolute Maximum Ratings**

| Supply Voltage, V <sub>CC</sub>                                    | 15V  |
|--------------------------------------------------------------------|------|
| Boot Voltage, VBOOT - VPHASE · · · · · · · · · · · · · · · · · · · | 15V  |
| Input, Output or I/O VoltageGND -0.3V to V <sub>CC</sub> +0        | ).3V |
| ESD Classification Classification                                  | ss 2 |
|                                                                    |      |

#### **Operating Conditions**

| Supply Voltage, V <sub>CC</sub> | +12V ±10%                             |
|---------------------------------|---------------------------------------|
| Ambient Temperature Range       | 0 <sup>0</sup> C to 70 <sup>0</sup> C |

#### **Thermal Information**

| Thermal Resistance                    | $\theta_{JA}$ (°C/W) | $\theta_{\text{JC}}$ (°C/W)            |
|---------------------------------------|----------------------|----------------------------------------|
| SOIC Package (Note 1)                 | 65                   | NA                                     |
| TSSOP Package (Note 1)                | 85                   | NA                                     |
| QFN Package (Notes 2, 3)              | 33                   | 5                                      |
| Maximum Junction Temperature          |                      | 150 <sup>0</sup> C                     |
| Maximum Storage Temperature Range     | 65                   | 5 <sup>o</sup> C to 150 <sup>o</sup> C |
| Maximum Lead Temperature (Soldering 1 | 0s)                  | 300 <sup>0</sup> C                     |
| (Lead Tips Only)                      |                      |                                        |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:

- 1.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 2. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.

3. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

| PARAMETER                                    | SYMBOL             | TEST CONDITIONS                                                       | MIN  | TYP  | MAX  | UNITS            |
|----------------------------------------------|--------------------|-----------------------------------------------------------------------|------|------|------|------------------|
| V <sub>CC</sub> SUPPLY CURRENT               |                    |                                                                       | I.   | 1    | 1    |                  |
| Nominal Supply                               | ICC                | UGATE and LGATE Open                                                  | -    | 5    | -    | mA               |
| POWER-ON RESET                               |                    |                                                                       | H    | 1    | 1    |                  |
| Rising V <sub>CC</sub> Threshold             |                    | V <sub>OCSET</sub> = 4.5V                                             | -    | -    | 10.4 | V                |
| Falling V <sub>CC</sub> Threshold            |                    | V <sub>OCSET</sub> = 4.5V                                             | 8.2  | -    | -    | V                |
| Rising V <sub>OCSET</sub> Threshold          |                    |                                                                       | -    | 1.26 | -    | V                |
| OSCILLATOR                                   |                    |                                                                       |      | I    |      |                  |
| Free Running Frequency                       |                    | RT = OPEN                                                             | 185  | 200  | 215  | kHz              |
| Total Variation                              |                    | $6k\Omega < RT$ to GND < 200k $\Omega$                                | -15  | -    | +15  | %                |
| Ramp Amplitude                               | ΔV <sub>OSC</sub>  | RT = Open                                                             | -    | 1.9  | -    | V <sub>P-P</sub> |
| REFERENCE AND DAC                            | i                  |                                                                       |      |      |      |                  |
| DAC (VID0-VID4) Input Low Voltage            |                    |                                                                       | -    | -    | 0.8  | V                |
| DAC (VID0-VID4) Input High Voltage           |                    |                                                                       | 2.0  | -    | -    | V                |
| DACOUT Voltage Accuracy                      |                    |                                                                       | -1.0 | -    | +1.0 | %                |
| ERROR AMPLIFIER                              |                    |                                                                       |      |      |      |                  |
| DC Gain                                      |                    |                                                                       | -    | 88   | -    | dB               |
| Gain-Bandwidth Product                       | GBW                |                                                                       | -    | 15   | -    | MHz              |
| Slew Rate                                    | SR                 | COMP = 10pF                                                           | -    | 6    | -    | V/µs             |
| GATE DRIVERS                                 |                    |                                                                       |      |      |      |                  |
| Upper Gate Source                            | IUGATE             | V <sub>BOOT</sub> - V <sub>PHASE</sub> = 12V, V <sub>UGATE</sub> = 6V | 350  | 500  | -    | mA               |
| Upper Gate Sink                              | R <sub>UGATE</sub> | $I_{LGATE} = 0.3A$                                                    | -    | 5.5  | 10   | Ω                |
| Lower Gate Source                            | I <sub>LGATE</sub> | $V_{CC} = 12V, V_{LGATE} = 6V$                                        | 300  | 450  | -    | mA               |
| Lower Gate Sink                              | R <sub>LGATE</sub> | I <sub>LGATE</sub> = 0.3A                                             | -    | 3.5  | 6.5  | Ω                |
| PROTECTION                                   |                    |                                                                       |      |      |      |                  |
| Over-Voltage Trip (V <sub>SEN</sub> /DACOUT) |                    |                                                                       | -    | 115  | 120  | %                |
| OCSET Current Source                         | IOCSET             | $V_{OCSET} = 4.5 V_{DC}$                                              | 170  | 200  | 230  | μA               |
| OVP Sourcing Current                         | I <sub>OVP</sub>   | V <sub>SEN</sub> = 5.5V, V <sub>OVP</sub> = 0V                        | 60   | -    | -    | mA               |
| Soft Start Current                           | I <sub>SS</sub>    |                                                                       | -    | 10   | -    | μA               |

Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted (Continued)

| PARAMETER SYMBOL TEST CONDITIONS           |                    | TEST CONDITIONS           | MIN | TYP | MAX | UNITS |
|--------------------------------------------|--------------------|---------------------------|-----|-----|-----|-------|
| POWER GOOD                                 |                    |                           |     |     |     |       |
| Upper Threshold (V <sub>SEN</sub> /DACOUT) |                    | V <sub>SEN</sub> Rising   | 106 | -   | 111 | %     |
| Lower Threshold (V <sub>SEN</sub> /DACOUT) |                    | V <sub>SEN</sub> Falling  | 89  | -   | 94  | %     |
| Hysteresis (V <sub>SEN</sub> /DACOUT)      |                    | Upper and Lower Threshold | -   | 2   | -   | %     |
| PGOOD Voltage Low                          | V <sub>PGOOD</sub> | I <sub>PGOOD</sub> = -5mA | -   | 0.5 | -   | V     |

# Typical Performance Curves



# Functional Pin Descriptions



# V<sub>SEN</sub> (Pin 1)

This pin is connected to the converters output voltage. The PGOOD and OVP comparator circuits use this signal to report output voltage status and for overvoltage protection.

## OCSET (Pin 2)

Connect a resistor ( $R_{OCSET}$ ) from this pin to the drain of the upper MOSFET.  $R_{OCSET}$ , an internal 200µA current source ( $I_{OCS}$ ), and the upper MOSFET on-resistance ( $r_{DS(ON)}$ ) set



the converter over-current (OC) trip point according to the following equation:

$$I_{PEAK} = \frac{I_{OCSET} \times R_{OCSET}}{r_{DS(ON)}}$$

An over-current trip cycles the soft-start function.

### SS (Pin 3)

Connect a capacitor from this pin to ground. This capacitor, along with an internal  $10\mu$ A current source, sets the soft-start interval of the converter.

### VID0-4 (Pins 4-8)

VID0-4 are the input pins to the 5-bit DAC. The states of these five pins program the internal voltage reference (DACOUT). The level of DACOUT sets the converter output voltage. It also sets the PGOOD and OVP thresholds. Table 1 specifies DACOUT for the all combinations of DAC inputs.

## COMP (Pin 9) and FB (Pin 10)

COMP and FB are the available external pins of the error amplifier. The FB pin is the inverting input of the error amplifier and the COMP pin is the error amplifier output. These pins are used to compensate the voltage-control feedback loop of the converter.

## GND (Pin 11)

Signal ground for the IC. All voltage levels are measured with respect to this pin.

## PGOOD (Pin 12)

PGOOD is an open collector output used to indicate the status of the converter output voltage. This pin is pulled low when the converter output is not within  $\pm 10\%$  of the DACOUT reference voltage. Exception to this behavior is the '11111' VID pin combination which disables the converter; in this case PGOOD asserts a high level.

## PHASE (Pin 13)

Connect the PHASE pin to the upper MOSFET source. This pin is used to monitor the voltage drop across the MOSFET for over-current protection. This pin also provides the return path for the upper gate drive.

## UGATE (Pin 14)

Connect UGATE to the upper MOSFET gate. This pin provides the gate drive for the upper MOSFET.

## BOOT (Pin 15)

This pin provides bias voltage to the upper MOSFET driver. A bootstrap circuit may be used to create a BOOT voltage suitable to drive a standard N-Channel MOSFET.

## PGND (Pin 16)

This is the power ground connection. Tie the lower MOSFET source to this pin.

## LGATE (Pin 17)

Connect LGATE to the lower MOSFET gate. This pin provides the gate drive for the lower MOSFET.

## V<sub>CC</sub> (Pin 18)

Provide a 12V bias supply for the chip to this pin.

## OVP (Pin 19)

The OVP pin can be used to drive an external SCR in the event of an overvoltage condition. Output rising 15% more than the DAC-set voltage triggers a high output on this pin and disables PWM gate drive circuitry.

## RT (Pin 20)

This pin provides oscillator switching frequency adjustment. By placing a resistor ( $R_T$ ) from this pin to GND, the nominal 200kHz switching frequency is increased according to the following equation:

$$\label{eq:Fs} \mathsf{Fs} \approx 200 \mathsf{kHz} + \frac{5 \ x \ 10^6}{\mathsf{R}_T(\mathsf{k}\Omega)} \qquad (\mathsf{R}_T \ \text{to GND})$$

Conversely, connecting a pull-up resistor  $(R_T)$  from this pin to  $V_{CC}$  reduces the switching frequency according to the following equation:

$$Fs \approx 200 \text{ kHz} - \frac{4 \text{ x } 10^7}{\text{R}_{\text{T}}(\text{k}\Omega)} \qquad (\text{R}_{\text{T}} \text{ to } 12\text{V})$$

# Functional Description

#### Initialization

The HIP6004B automatically initializes upon receipt of power. Special sequencing of the input supplies is not necessary. The Power-On Reset (POR) function continually monitors the input supply voltages. The POR monitors the bias voltage at the V<sub>CC</sub> pin and the input voltage (V<sub>IN</sub>) on the OCSET pin. The level on OCSET is equal to V<sub>IN</sub> less a fixed voltage drop (see over-current protection). The POR function initiates soft start operation after both input supply voltages exceed their POR thresholds. For operation with a single +12V power source, V<sub>IN</sub> and V<sub>CC</sub> are equivalent and the +12V power source must exceed the rising V<sub>CC</sub> threshold before POR initiates operation.

#### Soft Start

The POR function initiates the soft start sequence. An internal 10µA current source charges an external capacitor (CSS) on the SS pin to 4V. Soft start clamps the error amplifier output (COMP pin) and reference input (+ terminal of error amp) to the SS pin voltage. Figure 3 shows the soft start interval with  $C_{SS} = 0.1 \mu F$ . Initially the clamp on the error amplifier (COMP) pin) controls the converter's output voltage. At t1 in Figure 3, the SS voltage reaches the valley of the oscillator's triangle wave. The oscillator's triangular waveform is compared to the ramping error amplifier voltage. This generates PHASE pulses of increasing width that charge the output capacitor(s). This interval of increasing pulse width continues to t2. With sufficient output voltage, the clamp on the reference input controls the output voltage. This is the interval between  $t_2$  and  $t_3$  in Figure 3. At t<sub>3</sub> the SS voltage exceeds the DACOUT voltage and the output voltage is in regulation. This method provides a rapid and controlled output voltage rise. The PGOOD signal toggles 'high' when the output voltage (V<sub>SEN</sub> pin) is within  $\pm$ 5% of DACOUT. The 2% hysteresis built into the power good comparators prevents PGOOD oscillation due to nominal output voltage ripple.



FIGURE 3. SOFT START INTERVAL

### **Over-Current Protection**

The over-current function protects the converter from a shorted output by using the upper MOSFET's on-resistance,  $r_{DS(ON)}$  to monitor the current. This method enhances the converter's efficiency and reduces cost by eliminating a current sensing resistor.



FIGURE 4. OVER-CURRENT OPERATION

The over-current function cycles the soft-start function in a hiccup mode to provide fault protection. A resistor (ROCSET) programs the over-current trip level. An internal 200µA current sink develops a voltage across ROCSET that is referenced to  $V_{IN}$ . When the voltage across the upper MOSFET (also referenced to VIN) exceeds the voltage across ROCSET, the over-current function initiates a soft-start sequence. The softstart function discharges CSS with a 10µA current sink and inhibits PWM operation. The soft-start function recharges C<sub>SS</sub>, and PWM operation resumes with the error amplifier clamped to the SS voltage. Should an overload occur while recharging C<sub>SS</sub>, the soft start function inhibits PWM operation while fully charging C<sub>SS</sub> to 4V to complete its cycle. Figure 4 shows this operation with an overload condition. Note that the inductor current increases to over 15A during the CSS charging interval and causes an over-current trip. The converter dissipates very little power with this method. The measured input power for the conditions of Figure 4 is 2.5W.

The over-current function will trip at a peak inductor current ( $I_{PEAK}$ ) determined by:

$$I_{PEAK} = \frac{I_{OCSET} \times R_{OCSET}}{r_{DS(ON)}}$$

where  $I_{OCSET}$  is the internal OCSET current source (200µA typical). The OC trip point varies mainly due to the MOSFET's  $r_{DS(ON)}$  variations. To avoid over-current tripping in the normal operating load range, find the R<sub>OCSET</sub> resistor from the equation above with:

- 1. The maximum r<sub>DS(ON)</sub> at the highest junction temperature.
- 2. The minimum I<sub>OCSET</sub> from the specification table.
- 3. Determine I<sub>PEAK</sub> for I<sub>PEAK</sub> > I<sub>OUT(MAX)</sub> +  $(\Delta I)/2$ , where  $\Delta I$  is the output inductor ripple current.

For an equation for the ripple current see the section under component guidelines titled 'Output Inductor Selection'.

A small ceramic capacitor should be placed in parallel with  $R_{OCSET}$  to smooth the voltage across  $R_{OCSET}$  in the presence of switching noise on the input voltage.

#### **Output Voltage Program**

The output voltage of a HIP6004B converter is programmed to discrete levels between  $1.8V_{DC}$  and  $3.5V_{DC}$ . The voltage identification (VID) pins program an internal voltage reference (DACOUT) with a TTL-compatible 5-bit digital-to-analog converter (DAC). The level of DACOUT also sets the PGOOD and OVP thresholds. Table 1 specifies the DACOUT voltage for the 32 different combinations of connections on the VID pins. The output voltage should not be adjusted while the converter is delivering power. Remove input power before changing the output voltage. Adjusting the output voltage during operation could toggle the PGOOD signal and exercise the overvoltage protection.

'11111' VID pin combination resulting in a 0V output setting activates the Power-On Reset function and disables the gate drives circuitry. For this specific VID combination, though, PGOOD asserts a high level. This unusual behavior has been implemented in order to allow for operation in dualmicroprocessor systems where AND-ing of the PGOOD signals from two individual power converters is implemented.

# Application Guidelines

### Layout Considerations

As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible, using ground plane construction or single point grounding.

## HIP6004B

|      |      | PIN NAME PIN NAME |      |      |                                  |   |   |   | PIN NAME |   |     |                                  |  |  |
|------|------|-------------------|------|------|----------------------------------|---|---|---|----------|---|-----|----------------------------------|--|--|
| VID4 | VID3 | VID2              | VID1 | VID0 | NOMINAL OUTPUT<br>VOLTAGE DACOUT |   |   |   |          |   |     | NOMINAL OUTPUT<br>VOLTAGE DACOUT |  |  |
| 0    | 1    | 1                 | 1    | 1    | 1.30                             | 1 | 1 | 1 | 1        | 1 | 0   |                                  |  |  |
| 0    | 1    | 1                 | 1    | 0    | 1.35                             | 1 | 1 | 1 | 1        | 0 | 2.1 |                                  |  |  |
| 0    | 1    | 1                 | 0    | 1    | 1.40                             | 1 | 1 | 1 | 0        | 1 | 2.2 |                                  |  |  |
| 0    | 1    | 1                 | 0    | 0    | 1.45                             | 1 | 1 | 1 | 0        | 0 | 2.3 |                                  |  |  |
| 0    | 1    | 0                 | 1    | 1    | 1.50                             | 1 | 1 | 0 | 1        | 1 | 2.4 |                                  |  |  |
| 0    | 1    | 0                 | 1    | 0    | 1.55                             | 1 | 1 | 0 | 1        | 0 | 2.5 |                                  |  |  |
| 0    | 1    | 0                 | 0    | 1    | 1.60                             | 1 | 1 | 0 | 0        | 1 | 2.6 |                                  |  |  |
| 0    | 1    | 0                 | 0    | 0    | 1.65                             | 1 | 1 | 0 | 0        | 0 | 2.7 |                                  |  |  |
| 0    | 0    | 1                 | 1    | 1    | 1.70                             | 1 | 0 | 1 | 1        | 1 | 2.8 |                                  |  |  |
| 0    | 0    | 1                 | 1    | 0    | 1.75                             | 1 | 0 | 1 | 1        | 0 | 2.9 |                                  |  |  |
| 0    | 0    | 1                 | 0    | 1    | 1.80                             | 1 | 0 | 1 | 0        | 1 | 3.0 |                                  |  |  |
| 0    | 0    | 1                 | 0    | 0    | 1.85                             | 1 | 0 | 1 | 0        | 0 | 3.1 |                                  |  |  |
| 0    | 0    | 0                 | 1    | 1    | 1.90                             | 1 | 0 | 0 | 1        | 1 | 3.2 |                                  |  |  |
| 0    | 0    | 0                 | 1    | 0    | 1.95                             | 1 | 0 | 0 | 1        | 0 | 3.3 |                                  |  |  |
| 0    | 0    | 0                 | 0    | 1    | 2.00                             | 1 | 0 | 0 | 0        | 1 | 3.4 |                                  |  |  |
| 0    | 0    | 0                 | 0    | 0    | 2.05                             | 1 | 0 | 0 | 0        | 0 | 3.5 |                                  |  |  |

#### TABLE 1. OUTPUT VOLTAGE PROGRAM

NOTE: 0 = connected to GND or  $V_{SS}$ , 1 = connected to  $V_{DD}$  through pull-up resistors.





Figure 5 shows the critical power components of the converter. To minimize the voltage overshoot the interconnecting wires indicated by heavy lines should be part of ground or power plane in a printed circuit board. The components shown in Figure 5 should be located as close together as possible. Please note that the capacitors  $C_{IN}$  and  $C_O$  each represent numerous physical capacitors. Locate the HIP6004B within 3 inches of the MOSFETs,  $Q_1$  and  $Q_2$ . The circuit traces for the MOSFETs' gate and source connections from the HIP6004B must be sized to handle up to 1A peak current.

Figure 6 shows the circuit traces that require additional layout consideration. Use single point and ground plane construction for the circuits shown. Minimize any leakage

current paths on the SS PIN and locate the capacitor,  $C_{SS}$  close to the SS pin because the internal current source is only 10µA. Provide local  $V_{CC}$  decoupling between  $V_{CC}$  and GND pins. Locate the capacitor,  $C_{BOOT}$  as close as practical to the BOOT and PHASE pins.



FIGURE 6. PRINTED CIRCUIT BOARD SMALL SIGNAL LAYOUT GUIDELINES

#### Feedback Compensation

Figure 7 highlights the voltage-mode control loop for a synchronous-rectified buck converter. The output voltage (V<sub>OUT</sub>) is regulated to the Reference voltage level. The error amplifier (Error Amp) output (V<sub>E/A</sub>) is compared with the oscillator (OSC) triangular wave to provide a pulse-width modulated (PWM) wave with an amplitude of V<sub>IN</sub> at the PHASE node.



**COMPENSATION DESIGN** 

The PWM wave is smoothed by the output filter ( $L_{O}$  and  $C_{O}$ ). The modulator transfer function is the small-signal transfer function of  $V_{OUT}/V_{E/A}$ . This function is dominated by a DC Gain and the output filter ( $L_O$  and  $C_O$ ), with a double pole break frequency at  $F_{LC}$  and a zero at  $F_{ESR}$ . The DC Gain of the modulator is simply the input voltage (V\_{\text{IN}}) divided by the peak-to-peak oscillator voltage  $\Delta V_{OSC}$ .

#### Modulator Break Frequency Equations

$$F_{LC} = \frac{1}{2\pi x \sqrt{L_{O} x C_{O}}} \qquad F_{ESR} = \frac{1}{2\pi x ESR x C_{O}}$$

The compensation network consists of the error amplifier (internal to the HIP6004B) and the impedance networks ZIN and ZFB. The goal of the compensation network is to provide a closed loop transfer function with the highest 0dB crossing frequency (fodB) and adequate phase margin. Phase margin is the difference between the closed loop phase at fodB and 180 degrees. The equations below relate the compensation network's poles, zeros and gain to the components  $(R_1, R_2, R_3)$ R<sub>3</sub>, C<sub>1</sub>, C<sub>2</sub>, and C<sub>3</sub>) in Figure 7. Use these guidelines for locating the poles and zeros of the compensation network:

- 1. Pick Gain (R<sub>2</sub>/R<sub>1</sub>) for desired converter bandwidth.
- 2. Place 1<sup>ST</sup> Zero Below Filter's Double Pole (~75% FLC).

9

- 3. Place 2<sup>ND</sup> Zero at Filter's Double Pole.
- 4. Place 1<sup>ST</sup> Pole at the ESR Zero.
- 5. Place 2<sup>ND</sup> Pole at Half the Switching Frequency.

- 6. Check Gain against Error Amplifier's Open-Loop Gain.
- 7. Estimate Phase Margin Repeat if Necessary.

#### **Compensation Break Frequency Equations**

$$F_{Z1} = \frac{1}{2\pi x R_2 x C_1} \qquad F_{P1} = \frac{1}{2\pi x R_2 x \left(\frac{C_1 x C_2}{C_1 + C_2}\right)}$$
$$F_{Z2} = \frac{1}{2\pi x (R_1 + R_3) x C_3} \qquad F_{P2} = \frac{1}{2\pi x R_3 x C_3}$$

Figure 8 shows an asymptotic plot of the DC-DC converter's gain vs frequency. The actual Modulator Gain has a high gain peak due to the high Q factor of the output filter and is not shown in Figure 8. Using the above guidelines should give a Compensation Gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at FP2 with the capabilities of the error amplifier. The Closed Loop Gain is constructed on the log-log graph of Figure 8 by adding the Modulator Gain (in dB) to the Compensation Gain (in dB). This is equivalent to multiplying the modulator transfer function to the compensation transfer function and plotting the gain.

The compensation gain uses external impedance networks Z<sub>FB</sub> and Z<sub>IN</sub> to provide a stable, high bandwidth (BW) overall loop. A stable control loop has a gain crossing with -20dB/decade slope and a phase margin greater than 45 degrees. Include worst case component variations when determining phase margin.



FIGURE 8. ASYMPTOTIC BODE PLOT OF CONVERTER GAIN

## **Component Selection Guidelines**

#### **Output Capacitor Selection**

An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a function of the switching frequency and the ripple current. The load transient requirements are a function of the slew rate (di/dt) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout.

Modern microprocessors produce transient load rates above 1A/ns. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Effective Series Resistance) and voltage rating requirements rather than actual capacitance requirements.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements. For example, Intel recommends that the high frequency decoupling for the Pentium Pro be composed of at least forty (40) 1 $\mu$ F ceramic capacitors in the 1206 surface-mount package.

Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the Equivalent Series Inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor's impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor.

#### **Output Inductor Selection**

The output inductor is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by the following equations:

$$DI = \frac{V_{IN} - V_{OUT}}{Fs x L} x \frac{V_{OUT}}{V_{IN}} \qquad DV_{OUT} = DI x ESR$$

Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient.

One of the parameters limiting the converter's response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the HIP6004B will provide either 0% or 100% duty cycle in response to a load transient. The response time is the time required to slew the inductor current from an initial current value to the transient current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor. Minimizing the response time can minimize the output capacitance required. The response time to a transient is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load:

$$t_{\text{RISE}} = \frac{L \times I_{\text{TRAN}}}{V_{\text{IN}} \cdot V_{\text{OUT}}} \qquad t_{\text{FALL}} = \frac{L \times I_{\text{TRAN}}}{V_{\text{OUT}}}$$

where:  $I_{TRAN}$  is the transient load current step,  $t_{RISE}$  is the response time to the application of load, and  $t_{FALL}$  is the response time to the removal of load. With a +5V input source, the worst case response time can be either at the application or removal of load and dependent upon the DACOUT setting. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time. With a +12V input, and output voltage level equal to DACOUT,  $t_{FALL}$  is the longest response time.

#### Input Capacitor Selection

Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time  $Q_1$  turns on. Place the small ceramic capacitors physically close to the MOSFETs and between the drain of  $Q_1$  and the source of  $Q_2$ .

The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select the bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and a voltage rating of 1.5 times is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck regulator is approximately 1/2 the DC load current.

For a through hole design, several electrolytic capacitors (Panasonic HFQ series or Nichicon PL series or Sanyo MV-GX or equivalent) may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surgecurrent at power-up. The TPS series available from AVX, and the 593D series from Sprague are both surge current tested.

#### **MOSFET Selection/Considerations**

The HIP6004B requires 2 N-Channel power MOSFETs. These should be selected based upon r<sub>DS(ON)</sub>, gate supply requirements, and thermal management requirements.

In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components; conduction loss and switching loss. The conduction losses are the largest component of power dissipation for both the upper and the lower MOSFETs. These losses are distributed between the two MOSFETs according to duty factor (see the equations below). Only the upper MOSFET has switching losses, since the Schottky rectifier clamps the switching node before the synchronous rectifier turns on. These equations assume linear voltage-current transitions and do not adequately model power loss due the reverse-recovery of the lower MOSFET's body diode. The gate-charge losses are dissipated by the HIP6004B and don't heat the MOSFETs. However, large gate-charge increases the switching interval,  $t_{SW}$  which increases the upper MOSFET switching losses. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow.

$$\begin{split} \mathsf{P}_{\mathsf{UPPER}} &= \mathsf{lo}^2 \mathrel{x} \mathsf{r}_{\mathsf{DS}(\mathsf{ON})} \mathrel{x} \mathsf{D} + \qquad \frac{1}{2} \; \mathsf{lo} \mathrel{x} \mathrel{V_{\mathsf{IN}}} \mathrel{x} \mathsf{t}_{\mathsf{SW}} \mathrel{x} \mathsf{F}_{\mathsf{S}} \\ \mathsf{P}_{\mathsf{LOWER}} &= \mathsf{lo}^2 \mathrel{x} \mathrel{r_{\mathsf{DS}(\mathsf{ON})}} \mathrel{x} (1 - \mathsf{D}) \end{split}$$

 $\label{eq:Where:D} \begin{array}{l} \text{Where: D is the duty cycle} = V_{OUT} \ / \ V_{IN}, \\ t_{SW} \ \text{is the switch ON time, and} \\ F_S \ \text{is the switching frequency.} \end{array}$ 

Standard-gate MOSFETs are normally recommended for use with the HIP6004B. However, logic-level gate MOSFETs can be used under special circumstances. The input voltage, upper gate drive level, and the MOSFET's absolute gate-tosource voltage rating determine whether logic-level MOSFETs are appropriate.

Figure 9 shows the upper gate drive (BOOT pin) supplied by a bootstrap circuit from V<sub>CC</sub>. The boot capacitor, C<sub>BOOT</sub> develops a floating supply voltage referenced to the PHASE pin. This supply is refreshed each cycle to a voltage of V<sub>CC</sub> less the boot diode drop (V<sub>D</sub>) when the lower MOSFET, Q<sub>2</sub> turns on. Logic-level MOSFETs can only be used if the MOSFET's absolute gate-to-source voltage rating exceeds the maximum voltage applied to V<sub>CC</sub>.



FIGURE 9. UPPER GATE DRIVE - BOOTSTRAP OPTION

Figure 10 shows the upper gate drive supplied by a direct connection to V<sub>CC</sub>. This option should only be used in converter systems where the main input voltage is  $+5V_{DC}$  or less. The peak upper gate-to-source voltage is approximately V<sub>CC</sub> less the input supply. For +5V main power and  $+12V_{DC}$  for the bias, the gate-to-source voltage of Q<sub>1</sub> is 7V. A logic-level MOSFET is a good choice for Q<sub>1</sub> and a logic-level MOSFET can be used for Q<sub>2</sub> if its absolute gate-to-source voltage rating exceeds the maximum voltage applied to V<sub>CC</sub>.



FIGURE 10. UPPER GATE DRIVE - DIRECT V<sub>CC</sub> DRIVE OPTION

#### Schottky Selection

Rectifier  $D_2$  is a clamp that catches the negative inductor swing during the dead time between turning off the lower MOSFET and turning on the upper MOSFET. The diode must be a Schottky type to prevent the lossy parasitic MOSFET body diode from conducting. It is acceptable to omit the diode and let the body diode of the lower MOSFET clamp the negative inductor swing, but efficiency will drop one or two percent as a result. The diode's rated reverse breakdown voltage must be greater than the maximum input voltage.

# HIP6004B DC-DC Converter Application Circuit

Figure 11 shows an application circuit of a DC-DC Converter for an Intel Pentium Pro microprocessor. Detailed information on the circuit, including a complete Bill-of-Materials and circuit board description, can be found

in Application Note AN9672. Although the Application Note details the HIP6004, the same evaluation platform can be used to evaluate the HIP6004B.



Component Selection Notes:

C<sub>OUT</sub> - Each 1000µF 6.3W VDC, Sanyo MV-GX or Equivalent.

C<sub>IN</sub> - Each 330µF 25W VDC, Sanyo MV-GX or Equivalent.

L2 - Core: Micrometals T50-52B; Each Winding: 10 Turns of 16AWG.

- $L_{1}$  Core: Micrometals T50-52; Winding: 5 Turns of 18AWG.
- D1 1N4148 or Equivalent.
- D<sub>2</sub> 3A, 40V Schottky, Motorola MBR340 or Equivalent.
- Q<sub>1</sub>, Q<sub>2</sub> Intersil MOSFET; RFP70N03.

#### FIGURE 11. PENTIUM PRO DC-DC CONVERTER

# Small Outline Plastic Packages (SOIC)



#### NOTES:

- 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch)
- 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

#### M20.3 (JEDEC MS-013-AC ISSUE C) 20 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES         |                | INCHES MILLIMETERS |                |       |  |
|--------|----------------|----------------|--------------------|----------------|-------|--|
| SYMBOL | MIN            | MAX            | MIN                | MAX            | NOTES |  |
| A      | 0.0926         | 0.1043         | 2.35               | 2.65           | -     |  |
| A1     | 0.0040         | 0.0118         | 0.10               | 0.30           | -     |  |
| В      | 0.014          | 0.019          | 0.35               | 0.49           | 9     |  |
| С      | 0.0091         | 0.0125         | 0.23               | 0.32           | -     |  |
| D      | 0.4961         | 0.5118         | 12.60              | 13.00          | 3     |  |
| E      | 0.2914         | 0.2992         | 7.40               | 7.60           | 4     |  |
| е      | 0.050          | BSC            | 1.27 BSC           |                | -     |  |
| Н      | 0.394          | 0.419          | 10.00              | 10.65          | -     |  |
| h      | 0.010          | 0.029          | 0.25               | 0.75           | 5     |  |
| L      | 0.016          | 0.050          | 0.40               | 1.27           | 6     |  |
| Ν      | 2              | 20             |                    | 20             | 7     |  |
| α      | 0 <sup>0</sup> | 8 <sup>0</sup> | 0 <sup>0</sup>     | 8 <sup>0</sup> | -     |  |

Rev. 1 1/02

# Thin Shrink Small Outline Plastic Packages (TSSOP)



#### NOTES:

- 1. These package dimensions are within allowable dimensions of JEDEC MO-153-AC, Issue E.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 4. Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch).
- 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. (Angles in degrees)

#### M20.173

20 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES         |                | MILLIN         | IETERS         |       |
|--------|----------------|----------------|----------------|----------------|-------|
| SYMBOL | MIN            | MAX            | MIN            | MAX            | NOTES |
| A      | -              | 0.047          | -              | 1.20           | -     |
| A1     | 0.002          | 0.006          | 0.05           | 0.15           | -     |
| A2     | 0.031          | 0.051          | 0.80           | 1.05           | -     |
| b      | 0.0075         | 0.0118         | 0.19           | 0.30           | 9     |
| С      | 0.0035         | 0.0079         | 0.09           | 0.20           | -     |
| D      | 0.252          | 0.260          | 6.40           | 6.60           | 3     |
| E1     | 0.169          | 0.177          | 4.30           | 4.50           | 4     |
| е      | 0.026 BSC      |                | 0.65           | BSC            | -     |
| E      | 0.246          | 0.256          | 6.25           | 6.50           | -     |
| L      | 0.0177         | 0.0295         | 0.45           | 0.75           | 6     |
| Ν      | 20             |                | 20             |                | 7     |
| α      | 0 <sup>0</sup> | 8 <sup>0</sup> | 0 <sup>0</sup> | 8 <sup>0</sup> | -     |

Rev. 1 6/98

# Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP)



#### L20.5x5

#### 20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220VHHC ISSUE C)

| (COMPLIANT TO JEDEC MO-220VHHC ISSUE C) |      |          |      |              |  |  |
|-----------------------------------------|------|----------|------|--------------|--|--|
|                                         |      |          |      |              |  |  |
| SYMBOL                                  | MIN  | NOMINAL  | MAX  | NOTES        |  |  |
| А                                       | 0.80 | 0.90     | 1.00 | -            |  |  |
| A1                                      | -    | -        | 0.05 | -            |  |  |
| A2                                      | -    | -        | 1.00 | 9            |  |  |
| A3                                      |      | 0.20 REF |      | 9            |  |  |
| b                                       | 0.23 | 0.28     | 0.38 | 5, 8         |  |  |
| D                                       |      | 5.00 BSC |      | -            |  |  |
| D1                                      |      | 4.75 BSC |      | 9            |  |  |
| D2                                      | 2.95 | 3.10     | 3.25 | 7, 8         |  |  |
| E                                       |      | 5.00 BSC |      | -            |  |  |
| E1                                      |      | 4.75 BSC |      | 9            |  |  |
| E2                                      | 2.95 | 3.10     | 3.25 | 7, 8         |  |  |
| е                                       |      | 0.65 BSC |      | -            |  |  |
| k                                       | 0.25 | -        | -    | -            |  |  |
| L                                       | 0.35 | 0.60     | 0.75 | 8            |  |  |
| L1                                      | -    | -        | 0.15 | 10           |  |  |
| Ν                                       |      | 2        |      |              |  |  |
| Nd                                      |      | 3        |      |              |  |  |
| Ne                                      |      | 3        |      |              |  |  |
| Р                                       | -    | -        | 0.60 | 9            |  |  |
| θ                                       | -    | 9        |      |              |  |  |
|                                         |      |          | F    | Rev. 3 10/02 |  |  |

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd and Ne refer to the number of terminals on each D and E.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
- 9. Features and dimensions A2, A3, D1, E1, P & 0 are present when Anvil singulation method is used and not present for saw singulation.
- Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's guality certifications can be viewed at www.intersil.com/design/guality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com



# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Renesas Electronics: HIP6004BCRZ HIP6004BCRZ-T