

The P1012 and P1021 processors have an advanced set of features for ease of use. The 256 KB L2 cache offers incremental configuration to partition the cache between the two cores or to configure it as SRAM or stashing memory.

### **Target Applications**

The P1012 and P1021 processors serve a wide variety of applications and are well suited for various combinations of data plane and control plane workloads in networking and telecom applications. With an available junction temperature range of -40 °C to +125 °C, the devices can be used in powersensitive defense and industrial applications, and outdoor environments less protected from the environment. The devices primarily target applications such as networking and telecom linecards.

A multiservice router or business gateway requires a combination of high performance and a rich set of peripherals to support the datapath throughputs and required system functionality. The P1012 and P1021 devices offer a scalable platform to develop a range of products that can support the same feature set. The QUICC Engine module, as well as integrated 10/100/1000 Ethernet controllers with classification and QoS capabilities, are ideal for managing the datapath traffic between the LAN and WAN interface. PCI Express ports can provide connectivity to IEEE 802.11n radio cards for wireless support, TDM for legacy phone interfaces to support voice and the USB or SD/MMC interfaces can be used to support

### QorlQ P1021 Features

local storage. The integrated security engine can provide encrypted secure communications for remote users with VPN support.

### **Technical Specifications**

- Single (P1012) and dual (P1021) highperformance Power Architecture e500 cores
  - 36-bit physical addressing
  - Double-precision floating-point support
  - 32 KB L1 instruction cache and 32 KB L1 data cache for each core
  - 533 MHz–800 MHz core clock frequency
- 256 KB L2 cache with ECC, also configurable as SRAM and stashing memory
- Three 10/100/1000 Mb/s enhanced threespeed Ethernet controllers (eTSECs)
  - TCP/IP acceleration and classification capabilities
  - IEEE 1588 support
  - Lossless flow control
  - RGMII, SGMII
- High-speed interfaces (not all available simultaneously)
  - Four SerDes to 3.125 GHz multiplexed across controllers
  - Two PCI Express controllers
  - Two SGMII interfaces
- QUICC Engine module
  - UTOPIA-L2
  - Up to two 10/100 Ethernet interfaces
  - Up to four T1/E1/J1/E3 or DS-3 serial interfaces

- Up to four HDLC interfaces with 128 channels of HDLC
- Up to four BISYNC interfaces
- Up to four UART interfaces
- SPI interfaces
- GPIO
- High-speed USB controller (USB 2.0)
  - Host and device support
    - Enhanced host controller interface (EHCI)
    - ULPI interface to PHY
- Enhanced secure digital host controller
- Serial peripheral interface
- Integrated security engine (SEC 3.3)
  - Crypto algorithm support includes 3DES, AES, RSA/ECC, MD5/ SHA, ARC4, Snow 3G and FIPS deterministic RNG
  - Single pass encryption/message authentication for common security protocols (e.g., IPsec, SSL, SRTP, WiMAX)
  - XOR acceleration
- 32-bit DDR2/DDR3 SDRAM memory controller with ECC support
- Programmable interrupt controller (PIC) compliant with OpenPIC standard
- Four-channel DMA controller
- Two I<sup>2</sup>C controllers, DUART, timers
- Enhanced local bus controller (eLBC)
- 16 general-purpose I/O signals
- Package: 689-pin wirebond power-BGA (TEPBGA2)

| QorlQ<br>Platform | Device | Cores | Top Core<br>Frequency | L2 Size | DDR 2/3<br>Support | GE<br>Ports | QUICC<br>Engine | SerDes | PCI Express | Serial RapidIO | TDM             |
|-------------------|--------|-------|-----------------------|---------|--------------------|-------------|-----------------|--------|-------------|----------------|-----------------|
| P1                | P1011  | 1     | 800 MHz               | 256 KB  | 32-bit with ECC    | 3           | N/A             | 4      | 2           | N/A            | Yes             |
| P1                | P1020  | 2     | 800 MHz               | 256 KB  | 32-bit with ECC    | 3           | N/A             | 4      | 2           | N/A            | Yes             |
| P1                | P1012  | 1     | 800 MHz               | 256 KB  | 32-bit with ECC    | 3           | Yes             | 4      | 2           | N/A            | In QUICC Engine |
| P1                | P1021  | 2     | 800 MHz               | 256 KB  | 32-bit with ECC    | 3           | Yes             | 4      | 2           | N/A            | In QUICC Engine |
| P2                | P2010  | 1     | 1200 MHz              | 512 KB  | 64-bit with ECC    | 3           | N/A             | 4      | 3           | 2              | N/A             |
| P2                | P2020  | 2     | 1200 MHz              | 512 KB  | 64-bit with ECC    | 3           | N/A             | 4      | 3           | 2              | N/A             |

# *freescale*

#### For more information, please visit freescale.com/QorlQ

Freescale, the Freescale logo, PowerQUICC and QorlQ are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. QUICC Engine and CoreNet are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2010, 2013, 2015 Freescale Semiconductor, Inc.

Document Number: QORIQP1021FS REV 3

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## NXP:

P1012NSE2DFBP1012NSE2FFBP1012NSE2HFBP1012NSN2DFBP1012NSN2FFBP1012NSN2HFBP1012NXE2DFBP1012NXE2FFBP1012NXN2DFBP1012NXN2FFBP1012NXN2HFBP1021NSE2DFBP1021NSE2FFBP1021NSN2DFBP1021NSN2FFBP1021NSN2HFBP1021NXN2FFBP1021NXN2FFBP1021NXN2HFBP1021NSN2DFBP1021NSN2FFBP1021NXN2FFBP1021NXN2FFBP1021NXN2HFBP1021NXN2FFBP1021NXN2FFBP1021NXN2FFB