# **Absolute Maximum Ratings**

| Voltage Range on Any Pin (with respect to GND)1V to | 7V Storage Temperature Range65°C to +160°C |
|-----------------------------------------------------|--------------------------------------------|
| Operating Temperature Range                         | Lead Temperature (soldering, 10s)+300°C    |
| C Suffix0°C to +70                                  | °C                                         |
| E Suffix40°C to +85                                 | °C                                         |
| M Suffix55°C to +129                                | °C                                         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Recommended DC Operating Conditions**

( $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.)

| PARAMETER                              | SYMBOL          | CONDITIONS | MIN  | TYP | MAX                   | UNITS |
|----------------------------------------|-----------------|------------|------|-----|-----------------------|-------|
| Supply Voltage                         | V <sub>CC</sub> |            | 4.5  | 5.0 | 5.5                   | V     |
| ST and PBRST Input High Level (Note 1) | V <sub>IH</sub> |            | 2.0  | ,   | V <sub>CC</sub> + 0.3 | V     |
| ST and PBRST Input Low Level           | V <sub>IL</sub> |            | -0.3 |     | +0.8                  | V     |

#### **DC Electrical Characteristics**

( $V_{CC}$  = +4.5V to +5.5V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.)

| PARAMETER                               | SYMBOL            | CONDITIONS             | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------|-------------------|------------------------|------|------|------|-------|
| Input Leakage ST, TOL                   | I <sub>IL</sub>   |                        | -1.0 |      | +1.0 | μA    |
| Output Current RST                      | I <sub>OH</sub>   | V <sub>OH</sub> = 2.4V | -1.0 | -12  |      | mA    |
| Output Current RST, RST                 | I <sub>OL</sub>   | V <sub>OL</sub> = 0.4V | 2.0  | 10   |      | mA    |
| Operating Current (Note 2)              | Icc               |                        |      | 50   | 200  | μA    |
| V <sub>CC</sub> 5% Trip Point (Note 3)  | V <sub>CCTP</sub> | TOL = GND              | 4.50 | 4.62 | 4.74 | ٧     |
| V <sub>CC</sub> 10% Trip Point (Note 3) | V <sub>CCTP</sub> | TOL = V <sub>CC</sub>  | 4.25 | 4.37 | 4.49 | V     |

## **Capacitance (Note 4)**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 

| PARAMETER                   | SYMBOL           | CONDITIONS | MIN | TYP | MAX | UNITS |
|-----------------------------|------------------|------------|-----|-----|-----|-------|
| Input Capacitance ST, TOL   | C <sub>IN</sub>  |            |     |     | 5   | pF    |
| Output Capacitance RST, RST | C <sub>OUT</sub> |            |     |     | 7   | pF    |

www.maximintegrated.com Maxim Integrated | 2

#### **AC Electrical Characteristics**

( $V_{CC}$  = +5V ±10%,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.)

| PARAMETER                                               | SYMBOL           | CONDITIONS                        | MIN  | TYP  | MAX  | UNITS |
|---------------------------------------------------------|------------------|-----------------------------------|------|------|------|-------|
| PBRST (Note 5)                                          | t <sub>PB</sub>  | Figure 3                          | 20   |      |      | ms    |
| PBRST Delay                                             | t <sub>PBD</sub> | Figure 3                          | 1    | 4    | 20   | ms    |
| Reset Active Time                                       | t <sub>RST</sub> |                                   | 250  | 610  | 1000 | ms    |
| ST Pulse Width                                          | t <sub>ST</sub>  | Figure 4                          | 75   |      |      | ns    |
| ST Timeout Period                                       |                  | Figure 4, TD pin = 0V             | 62.5 | 150  | 250  |       |
|                                                         | t <sub>TD</sub>  | TD pin = open                     | 250  | 600  | 1000 | ms    |
|                                                         |                  | TD pin = V <sub>CC</sub>          | 500  | 1200 | 2000 |       |
| V <sub>CC</sub> Fall Time (Note 4)                      | t <sub>F</sub>   | Figure 5                          | 10   |      |      | μs    |
| V <sub>CC</sub> Rise Time (Note 4)                      | t <sub>B</sub>   | Figure 6                          | 0    |      |      | μs    |
| V <sub>CC</sub> Detect to RST High and RST Low          | t <sub>BPD</sub> | Figure 7, V <sub>CC</sub> falling |      |      | 100  | ns    |
| V <sub>CC</sub> Detect to RST Low and RST Open (Note 6) | t <sub>BPU</sub> | Figure 8, V <sub>CC</sub> rising  | 250  | 610  | 1000 | ms    |

Note 1:  $\overline{\mathsf{PBRST}}$  is internally pulled up to  $\mathsf{V}_{CC}$  with an internal impedance of typically  $40k\Omega$ .

Note 2: Measured with outputs open.

Note 3: All voltages referenced to GND.

Note 4: Guaranteed by design.

Note 5: PBRST must be held low for a minimum of 20ms to guarantee a reset.

**Note 6:**  $t_R = 5 \mu s$ .

# **Pin Description**

| PII                           | N      | NAME            | FUNCTION                                                                                                                                                                                                                           |
|-------------------------------|--------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WIDE SO                       | DIP/SO | NAME            | FUNCTION                                                                                                                                                                                                                           |
| 1, 3, 5, 7, 10,<br>12, 14, 16 | _      | N.C.            | No Connection                                                                                                                                                                                                                      |
| 2                             | 1      | PBRST           | Pushbutton Reset Input. A debounced active-low input that ignores pulses less than 1ms in duration and is guaranteed to recognize inputs of 20ms or greater.                                                                       |
| 4                             | 2      | TD              | Time Delay Set. The watchdog timebase select input ( $t_{TD}$ = 150ms for TD = 0V, $t_{TD}$ = 600ms for TD = open, $t_{TD}$ = 1.2s for TD = $V_{CC}$ ).                                                                            |
| 6                             | 3      | TOL             | Tolerance Input. Connect to GND for 5% tolerance or to V <sub>CC</sub> for 10% tolerance.                                                                                                                                          |
| 8                             | 4      | GND             | Ground                                                                                                                                                                                                                             |
| 9                             | 5      | RST             | Reset Output (Active High). Goes active:  (1) If V <sub>CC</sub> falls below the selected reset voltage threshold.  (2) If PBRST is forced low.  (3) If ST is not strobed within the minimum timeout period.  (4) During power-up. |
| 11                            | 6      | RST             | Reset Output (Active Low, Open Drain). See RST.                                                                                                                                                                                    |
| 13                            | 7      | ST              | Strobe Input. Input for watchdog timer.                                                                                                                                                                                            |
| 15                            | 8      | V <sub>CC</sub> | +5V Power-Supply Input                                                                                                                                                                                                             |

www.maximintegrated.com Maxim Integrated | 3

### **Detailed Description**

#### **Power Monitor**

A voltage detector monitors V<sub>CC</sub> and holds the reset outputs (RST and RST) in their active states whenever V<sub>CC</sub> is below the selected 5% or 10% tolerance (4.62V or 4.37V, typically). To select the 5% level, connect TOL to ground. To select the 10% level, connect TOL to  $V_{CC}$ . The reset outputs will remain in their active states until V<sub>CC</sub> has been continuously in-tolerance for a minimum of 250ms (the reset active time) to allow the power supply and µP to stabilize.

The RST output both sinks and sources current, while the RST output, an open-drain MOSFET, sinks current only and must be pulled high.

#### **Pushbutton Reset Input**

The MAX1232's debounced manual reset input (PBRST) manually forces the reset outputs into their active states. The reset outputs go active after PBRST has been held low for a time t<sub>PBD</sub>, the pushbutton reset delay time. The reset outputs remain in their active states for a minimum of 250ms after PBRST rises above VIH (Figure 3).

A mechanical pushbutton or an active logic signal can drive the PBRST input. The debounced input ignores input pulses less than 1ms and is guaranteed to recognize pulses of 20ms or greater. The PBRST input has an internal pullup to V<sub>CC</sub> of about 100µA; therefore, an external pullup resistor is not necessary.



Figure 1. Pushbutton Reset

#### **Watchdog Timer**

The microprocessor drives the ST input with an input/ output (I/O) line. The microprocessor must toggle the ST input within a set period (as determined by TD) to verify proper software execution. If a hardware or software failure keeps ST from toggling within the minimum timeout period—ST is activated only by falling edges (a high-tolow transition)—the MAX1232 reset outputs are forced to their active states for 250ms (Figure 2). This typically initiates the microprocessor's power-up routine. If the interruption continues, new reset pulses are generated each timeout period until  $\overline{ST}$  is strobed. The timeout period is determined by the TD input connection. This timeout period is typically 150ms with TD connected to GND, 600ms with TD floating, or 1200ms with TD connected to V<sub>CC</sub>.

The software routine that strobes ST is critical. The code must be in a section of software that executes frequently enough so the time between toggles is less than the watchdog timeout period. One common technique controls the microprocessor I/O line from two sections of the program. The software might set the I/O line high while operating in the foreground mode, and set it low while in the background or interrupt mode. If both modes do not execute correctly, the watchdog timer issues reset pulses.



Figure 2. Watchdog Timer



Figure 3. Pushbutton Reset. The debounced PBRST input ignores input pulses less than 1ms and is guaranteed to recognize pulses of 20ms or greater.



Figure 4. Watchdog Strobe Input



Figure 5. Power-Down Slew Rate



Figure 6. Power-Up Slew Rate



Figure 7. VCC Detect Reset Output Delay (Power-Down)



Figure 8. VCC Detect Reset Output Delay (Power-Up)

# **Chip Topography**



# **Ordering Information**

| PART       | TEMP RANGE      | PIN-PACKAGE |
|------------|-----------------|-------------|
| MAX1232CWE | 0°C to +70°C    | 16 Wide SO  |
| MAX1232EPA | -40°C to +85°C  | 8 PDIP      |
| MAX1232ESA | -40°C to +85°C  | 8 SO        |
| MAX1232EWE | -40°C to +85°C  | 16 Wide SO  |
| MAX1232MJA | -55°C to +125°C | 8 CERDIP    |

<sup>\*</sup>Contact factory for dice specifications.

**Note:** Devices in PDIP and SO packages are available in both leaded(Pb) and lead(Pb)-free packaging. Specify lead(Pb)-free by adding the "+" symbol at the end of the part number when ordering. Lead-free not available for CERDIP package.

## **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN<br>NO. |
|-----------------|-----------------|----------------|------------------------|
| 8 CERDIP        | J8-2            | <u>21-0045</u> | _                      |
| 8 PDIP          | P8+2            | 21-0043        | _                      |
| 8 SO            | S8+4            | <u>21-0041</u> | <u>90-0096</u>         |
| 16 Wide SO      | W16+1           | 21-0042        | <u>90-0107</u>         |

www.maximintegrated.com Maxim Integrated | 7

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                   | PAGES<br>CHANGED |
|--------------------|------------------|---------------------------------------------------------------|------------------|
| 1                  | 11/05            | Added lead-free information to the Ordering Information table | 1, 6             |
| 2                  | 9/14             | Removed reference to automotive systems in the Applications   | 1                |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Maxim Integrated:

MAX1232CPA+ MAX1232CSA+ MAX1232CWE+ MAX1232EPA+ MAX1232ESA+ MAX1232CSA+T

MAX1232CWE+T MAX1232ESA+T MAX1232EWE+ MAX1232EWE+T MAX1232MJA/883B MAX1232MJA