

Warning: All  $V_{CC}$ ,  $V_{CCO}$ , and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.



## **Table 1. PIN DESCRIPTION**



## **Table 2. FUNCTION TABLE**

(Expanded Truth Table on page [3\)](#page-1-0)





**Figure 2. E136 Universal Up/Down Counter Logic Diagram**



## <span id="page-1-0"></span>**Table 3. EXPANDED TRUTH TABLE**

Z = Low to High Transition

## **Table 4. MAXIMUM RATINGS**



Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

## **Table 5. 10E SERIES PECL DC CHARACTERISTICS**  $V_{CCX} = 5.0 V$ ;  $V_{EE} = 0.0 V$  (Note 1)



NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary -0.46 V / +0.06 V.

2. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.



## **Table 6. 10E SERIES NECL DC CHARACTERISTICS**  $V_{CCX} = 0.0 V$ ;  $V_{EE} = -5.0 V$  (Note 3)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

3. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary -0.46 V / +0.06 V.

4. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

### **Table 7. 100E SERIES PECL DC CHARACTERISTICS**  $V_{CCX} = 5.0 V$ ;  $V_{EE} = 0.0 V$  (Note 5)



NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

5. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary -0.46 V / +0.8 V.

6. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.



### **Table 8. 100E SERIES NECL DC CHARACTERISTICS**  $V_{CCX} = 0.0 V$ ;  $V_{EE} = -5.0 V$  (Note 7)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

7. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>FF</sub> can vary -0.46 V / +0.8 V.

8. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.



## **Table 9. AC CHARACTERISTICS**  $V_{\text{CC}x} = 5.0$  V;  $V_{\text{FF}} = 0.0$  V or  $V_{\text{CC}x} = 0.0$  V;  $V_{\text{FF}} = -5.0$  V (Note 9)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

9. 10 Series: V<sub>EE</sub> can vary −0.46 V / +0.06 V. 100 Series: V<sub>EE</sub> can vary −0.46 V / +0.8 V.

## **APPLICATIONS INFORMATION**

### **Overview**

The MC10E/100E136 is a 6-bit synchronous, presettable, cascadable universal counter. Using the S1 and S2 control pins the user can select between preset, count up, count down and hold count. The master reset pin will reset the internal counter, and set the COUT, CLOUT, and CLIN flip-flops. Unlike previous 136 type counters the carry out outputs will go to a high state during the preset operation. In addition since the carry out outputs are registered they will not go low if terminal count is loaded into the register. The look-ahead-carry out output functions similarly.

Note from the schematic the use of the master information from the least significant bits for control of the two carry out functions. This architecture not only reduces the carry out delay, but is essential to incorporate the registered carry out functions. In addition to being faster, because these functions are registered the resulting carry out signals are stable and glitch free.

## **Cascading Multiple E136 Devices**

Many applications require counters significantly larger than the 6 bits available with the E136. For these applications several E136 devices can be cascaded to increase the bit width of the counter to meet the needs of the application.

In the past cascading several 136 type universal counters necessarily impacted the maximum count frequency of the resulting counter chain. This performance impact was the

result of the terminal count signal of the lower order counters having to ripple through the entire counter chain. As a result past counters of this type were not widely used in large bit counter applications.

An alternative counter architecture similar to the E016 binary counter was implemented to alleviate the need to ripple propagate the terminal count signal. Unfortunately these types of counters require external gating for cascading designs of more than two devices. In addition to requiring additional components, these external gates limit the cascaded count frequency to a value less than the free running count frequency of a single counter. Although there is a performance impact with this type of architecture it is minor compared to the impact of the ripple propagate designs. As a result the E016 type counters have been used extensively in applications requiring very high speed, wide bit width synchronous counters.

ON Semiconductor has incorporated several improvements to past universal counter designs in the E136 universal counter. These enhancements make the E136 the unparalleled leader in its class. With the addition of look-ahead-carry features on the terminal count signal, very large counter chains can be designed which function at very nearly the same clock frequency as a single free running device. More importantly these counter chains require no external gating. Figure 1 below illustrates the interconnect scheme for using the look-ahead-carry features of the E136 counter.



**Figure 3. 24-bit Cascaded E136 Counter**



**Figure 4. Look-Ahead-Carry Input Structure**

Note from the waveforms that the look-ahead-carry output  $(\overline{CLOUT})$  pulses low one clock pulse before the counter reaches terminal count. Also note that both CLOUT and the carry out pin  $(\overline{COUT})$  of the device pulse low for only one clock period. The input structure for look-ahead-carry in  $(\overline{CLIN})$  and carry in  $(\overline{CIN})$  is pictured in Figure 2.

The  $\overline{\text{CLIN}}$  input is registered and then ORed with the  $\overline{\text{CIN}}$ input. From the truth table one can see that both the  $\overline{\text{CIN}}$  and the  $\overline{\text{CLIN}}$  inputs must be in a LOW state for the E136 to be enabled to count (either count up or count down). The  $\overline{\text{CLIN}}$ inputs are driven by the CLOUT output of the lowest order E136 and therefore are only asserted for a single clock period. Since the CLIN input is registered it must be asserted one clock period prior to the  $\overline{\text{CIN}}$  input.

If the counter previous to a given counter is at terminal count its  $\overline{\text{COUT}}$  output and thus the  $\overline{\text{CIN}}$  input of the given counter will be in the "LOW" state. This signals the given counter that it will need to count one upon the next terminal count of the least significant counter (LSC). The CLOUT output of the LSC will pulse low one clock period before it reaches terminal count. This CLOUT signal will be clocked into the  $\overline{\text{CLIN}}$  input of the higher order counters on the following positive clock transition. Since both  $\overline{CIN}$  and  $\overline{\text{CLIN}}$  are in the LOW state the next clock pulse will cause the least significant counter to roll over and all higher order counters, if signaled by their  $\overline{\text{CIN}}$  inputs, to count by one.



**Figure 5. 6-bit Programmable Divider**

During the clock pulse in which the higher order counter is counting by one the  $\overline{CLIN}$  is clocking in the high signal

presented by the  $\overline{CLOUT}$  of the LSC. The  $\overline{CIN}$ 's in the higher order counter will ripple propagate through the chain to update the count status for the next occurrence of terminal count on the LSC. This ripple propagation will not affect the count frequency as it has  $2<sup>6</sup>$ -1 or 63 clock pulses to ripple through without affecting the count operation of the chain.

The only limiting factor which could reduce the count frequency of the chain as compared to a free running single device will be the setup time of the  $\overline{\text{CLIN}}$  input. This limit will consist of the CLK to  $\overline{CLOUT}$  delay of the E136 plus the  $\overline{\text{CLIN}}$  setup time plus any path length differences between the CLOUT output and the clock.

#### **Programmable Divider**

Using external feedback of the  $\overline{\text{COUT}}$  pin, the E136 can be configured as a programmable divider. Figure 3 illustrates the configuration for a 6-bit count down programmable divider. If for some reason a count up divider is preferred the  $\overline{\text{COUT}}$  signal is simply fed back to S2 rather than S1. Examination of the truth table for the E136 shows that when both S1 and S2 are LOW the counter will parallel load on the next positive transition of the clock. If the S2 input is low and the S1 input is high the counter will be in the count down mode and will count towards an all zero state upon successive clock pulses. Knowing this and the operation of the  $\overline{\text{COUT}}$  output it becomes a trivial matter to build programmable dividers.

For a programmable divider one wants to load a predesignated number into the counter and count to terminal count. Upon terminal count the counter should automatically reload the divide number. With the architecture shown in Figure 3 when the counter reaches terminal count the  $\overline{\text{COUT}}$  output and thus the S1 input will go LOW, this combined with the low on S2 will cause the counter to load the inputs present on D0-D5. Upon loading the divide value into the counter  $\overline{\text{COUT}}$  will go HIGH as the counter is no longer at terminal count thereby placing the counter back into the count mode.

**Table 10. Preset Inputs Versus Divide Ratio**

| <b>Divide</b>                                        | <b>Preset Data Inputs</b>  |                |                |                            |                       |                            |
|------------------------------------------------------|----------------------------|----------------|----------------|----------------------------|-----------------------|----------------------------|
| Ratio                                                | D <sub>5</sub>             | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub>             | D <sub>1</sub>        | D <sub>0</sub>             |
| 2<br>3<br>4<br>5<br>36<br>37<br>38<br>62<br>63<br>64 | н<br>н<br>н<br>н<br>н<br>н | н<br>н<br>н    | н<br>н<br>н    | н<br>н<br>н<br>н<br>н<br>н | н<br>н<br>н<br>н<br>н | Н<br>н<br>н<br>н<br>н<br>н |



**Figure 6. Programmable Divider Waveforms**

The exercise of building a programmable divider then becomes simply determining what value to load into the counter to accomplish the desired division. Since the load operation requires a clock pulse, to divide by N, N−1 must be loaded into the counter. A single E136 device is capable of divide ratios of 2 to 64 inclusive, Table 1 outlines the load values for the various divide ratios. Figure 4 presents the waveforms resulting from a divide by 37 operation. Note that the availability of the COUT complementary output COUT allows the user to choose the polarity of the divide by output.

For single device programmable counters the E016 counter is probably a better choice than the E136. The E016 has an internal feedback to control the reloading of the counter, this not only simplifies board design but also will result in a faster maximum count frequency.

For programmable dividers of larger than 8 bits the superiority of the E016 diminishes, and in fact for very wide dividers the E136 will provide the capability of a faster count frequency. This potential is a result of the cascading features mentioned previously in this document. Figure 5 shows the architecture of a 24-bit programmable divider implemented using E136 counters. Note the need for one external gate to control the loading of the entire counter chain. An ideal device for the external gating of this architecture would be the 4-input OR function in the 8-lead SOIC ECLinPS Lite™ family. However the final decision as to what device to use for the external gating requires a balancing of performance needs, cost and available board space. Note that because of the need for external gating the maximum count frequency of a given sized programmable divider will be less than that of a single cascaded counter.



**Figure 7. 24-bit Programmable Divider Architecture**



**Figure 8. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D − Termination of ECL Logic Devices.)**

## **ORDERING INFORMATION**



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**



## **PACKAGE DIMENSIONS**



ECLinPS and ECLinPS Lite are trademarks of Semiconductor Components Industries, LLC (SCILLC).

**ON Semiconductor** and <sup>(DN</sup>) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability<br>"Typical" parameters which may be pro intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should<br>Buyer purchase or use SCILLC products f and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal<br>Opportunity/Affirmative Action Employer. This

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303−675−2175 or 800−344−3860 Toll Free USA/Canada **Fax**: 303−675−2176 or 800−344−3867 Toll Free USA/Canada **Email**: orderlit@onsemi.com

**N. American Technical Support**: 800−282−9855 Toll Free **ON Semiconductor Website**: **www.onsemi.com** USA/Canada **Europe, Middle East and Africa Technical Support:**

Phone: 421 33 790 2910 **Japan Customer Focus Center** Phone: 81−3−5773−3850

**Order Literature**: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[onsemi](https://www.mouser.com/):

[MC100E136FN](https://www.mouser.com/access/?pn=MC100E136FN) [MC100E136FNR2](https://www.mouser.com/access/?pn=MC100E136FNR2) [MC10E136FN](https://www.mouser.com/access/?pn=MC10E136FN) [MC10E136FNR2](https://www.mouser.com/access/?pn=MC10E136FNR2)