# TABLE OF CONTENTS



## **REVISION HISTORY**



## **6/03—Rev. B to Rev. C**





## <span id="page-1-0"></span>**SPECIFICATIONS**

Typical at  $T_A = 25$ °C,  $V_s = \pm 15$  V,  $+5$  V, unless otherwise noted.

### **Table 1.**

<span id="page-1-2"></span><span id="page-1-1"></span>

<span id="page-2-9"></span>

<span id="page-2-5"></span><span id="page-2-0"></span>' Logic 0 = 0.8 V max; Logic 1 = 2.0 V min for inputs. For digital outputs, Logic 0 = 0.4 V max. Logic 1 = 2.4 V min.<br><sup>2</sup> Tested on ±10 V and 0 V to +10 V ranges.

<span id="page-2-1"></span>

<span id="page-2-2"></span><sup>3</sup> Adjustable to zero.

<span id="page-2-3"></span>4 Full-scale range.

<span id="page-2-4"></span><sup>5</sup> Conversion time may be shortened with "short cycle" set for lower resolution.<br><sup>6</sup> Guaranteed but not 100% production tested.<br><sup>7</sup> CSB–Complementary Straight Binary, COB–Complementary Offset Binary, CTC

<span id="page-2-6"></span>

<span id="page-2-7"></span><sup>7</sup> CSB–Complementary Straight Binary. COB–Complementary Offset Binary. CTC–Complementary Twos Complement.<br><sup>8</sup> CTC coding obtained by inverting MSB (Pin 1).<br><sup>9</sup> With Pin 23, clock rate controls tied to digital ground.

<span id="page-2-8"></span>

## <span id="page-3-0"></span>ABSOLUTE MAXIMUM RATINGS

### **Table 2.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



## <span id="page-4-0"></span>DESCRIPTION OF OPERATION



**TEMPERATURE (°C)** Figure 4. Gain Drift Error vs. Temperature

**0 10 20 30 40 50 60**

On receipt of a CONVERT START command, the AD1376/ AD1377 convert the voltage at the analog input into an equivalent 16-bit binary number. This conversion is accomplished as follows: the 16-bit successive approximation register (SAR) has its 16-bit outputs connected both to the device bit output pins and to the corresponding bit inputs of the

feedback DAC. The analog input is successively compared to the feedback DAC output, one hit at a time (MSB first, LSB last). The decision to keep or reject each bit is then made at the completion of each bit comparison period, depending on the state of the comparator at that time.

## **GAIN ADJUSTMENT**

The gain adjustment circuit consists of a 100 ppm/°C potentiometer connected across  $\pm V_s$  with its slider connected through a 300 kΩ resistor to Pin 29 (GAIN ADJ) as shown in [Figure 5.](#page-4-1)

If no external trim adjustment is desired, Pin 27 (COMPARATOR IN) and Pin 29 can be left open.

<span id="page-4-1"></span>

Figure 5. Gain Adjustment Circuit (±0.2% FSR)

## **ZERO OFFSET ADJUSTMENT**

The zero offset adjustment circuit consists of a 100 ppm/°C potentiometer connected across  $\pm V_s$  with its slider connected through a 1.8 MΩ resistor to Pin 27 for all ranges. As shown in [Figure 6,](#page-4-2) the tolerance of this fixed resistor is not critical; a carbon composition type is generally adequate. Using a carbon composition resistor having a −1200 ppm/°C temperature coefficient contributes a worst-case offset temperature coefficient of  $32$  LSB<sub>14</sub>  $\times$  61 ppm/LSB<sub>14</sub>  $\times$  1200 ppm/°C = 2.3 ppm/°C of FSR, if the offset adjustment potentiometer is set at either end of its adjustment range. Since the maximum offset adjustment required is typically no more than  $\pm 16$  LSB<sub>14</sub>, use of a carbon composition offset summing resistor typically contributes no more than 1 ppm/°C of FSR offset temperature coefficient.

<span id="page-4-2"></span>

Figure 6. Zero Offset Adjustment Circuit (±0.3% FSR)

An alternate offset adjustment circuit, which contributes a negligible offset temperature coefficient if metal film resistors (temperature coefficient <100 ppm/°C) are used, is shown in [Figure 7.](#page-4-3)

<span id="page-4-3"></span>

Figure 7. Low Temperature Coefficient Zero Adjustment Circuit

<span id="page-5-0"></span>In either adjustment circuit, the fixed resistor connected to Pin 27 should be located close to this pin to keep the pin connection short. Pin 27 is quite sensitive to external noise pickup and should be guarded by ANALOG COMMON.

## **TIMING**

The timing diagram is shown in [Figure 8.](#page-5-1) Receipt of a CONVERT START signal sets the STATUS flag, indicating conversion in progress. This in turn removes the inhibit applied to the gated clock, permitting it to run through 17 cycles. All the SAR parallel bits, the STATUS flip-flops, and the gated clock inhibit signal are initialized on the trailing edge of the CONVERT START signal. At time  $t_0$ ,  $B_1$  is reset and  $B_2 - B_{16}$  are set unconditionally. At t<sub>1</sub>, the Bit 1 decision is made (keep) and Bit 2 is reset unconditionally. This sequence continues until the Bit 16 (LSB) decision (keep) is made at  $t_{16}$ . The STATUS flag is reset, indicating that the conversion is complete and that the parallel output data is valid. Resetting the STATUS flag restores the gated clock inhibit signal, forcing the clock output to the low Logic 0 state. Note that the clock remains low until the next conversion.

Corresponding parallel data bits become valid on the same positive-going clock edge.

<span id="page-5-1"></span>

## **DIGITAL OUTPUT DATA**

Parallel data from TTL storage registers is in negative true form (Logic  $1 = 0$  V and Logic  $0 = 2.4$  V). Parallel data output coding is complementary binary for unipolar ranges and complementtary offset binary for bipolar ranges. Parallel data becomes valid at least 20 ns before the STATUS flag returns to Logic 0, permitting parallel data transfer to be clocked on the 1 to 0 transition of the STATUS flag (see [Figure 9\)](#page-5-2). Parallel data output changes state on positive going clock edges.

<span id="page-5-2"></span>

*Short Cycle Input*  Pin 32 (SHORT CYCLE) permits the timing cycle shown in [Figure 8](#page-5-1) to be terminated after any number of desired bits has been converted, allowing somewhat shorter conversion times in applications not requiring full 16-bit resolution. When 10-bit resolution is desired, Pin 32 is connected to Bit 11 output Pin 11. The conversion cycle then terminates and the STATUS flag resets after the Bit 10 decision ([Figure 8\)](#page-5-1). Short cycle connections and associated 8-, 10-, 12-, 13-, 14-, and 15-bit conversion times are summarized in [Table 3 f](#page-5-3)or a 1.6 MHz clock (AD1377) or 933 kHz clock (AD1376).

#### <span id="page-5-3"></span>**Table 3. Short Cycle Connections**



## **INPUT SCALING**

The ADC inputs should be scaled as close to the maximum input signal range as possible to use the maximum signal resolution of the ADC. Connect the input signal as shown in [Table 4.](#page-6-1) See [Figure 10](#page-6-2) for circuit details.



#### <span id="page-6-1"></span><span id="page-6-0"></span>**Table 4. Input Scaling Connections**

<sup>1</sup> Pin 27 is extremely sensitive to noise and should be guarded by ANALOG COMMON.

<span id="page-6-2"></span>

Figure 10. Input Scaling Circuit

## **CALIBRATION (14-BIT RESOLUTION EXAMPLES)**

External zero adjustment and gain adjustment potentiometers, connected as shown in [Figure 5](#page-4-1) and [Figure 6,](#page-4-2) are used for device calibration. To prevent interaction of these two adjustments, zero is always adjusted first and then gain. Zero is adjusted with the analog input near the most negative end of the analog range (0 for unipolar and minus full scale for bipolar input ranges). Gain is adjusted with the analog input near the most positive end of the analog range.

<span id="page-6-3"></span>*0 V to 10 V Range*  Set analog input to +1 LSB14 = 0.00061 V. Adjust zero for digital output = 11111111111110. Zero is now calibrated. Set analog input to  $+FSR - 2$  LSB = 9.99878 V. Adjust gain for 00000000000001 digital output code; full scale (gain) is now calibrated. Half-scale calibration check: set analog input to 5.00000 V; digital output code should be 01111111111111.

<span id="page-6-4"></span>*−10 V to +10 V Range*  Set analog input to −9.99878 V; adjust zero for 1111111111110 digital output (complementary offset binary) code. Set analog input to 9.99756 V; adjust gain for 00000000000001 digital output (complementary offset binary) code. Half-scale calibration check: set analog input to 0.00000 V; digital output (complementary offset binary) code should be 01111111111111.



00699-011 NOTE:<br>ANALOG ( <del>(</del> ) AND DIGITAL ( ⊥ ) GROUNDS ARE NOT TIED INTERNALLY AND MUST BE CONNECTED EXTERNALLY.

Figure 11. Analog and Power Connections for Unipolar 0 V to 10 V Input Range



Figure 12. Analog and Power Connections for Bipolar −10 V to +10 V Input Range

*Other Ranges* Representative digital coding for 0 V to +10 V and −10 V to +10 V ranges is given in the [0 V to 10 V Range s](#page-6-3)ection and [−10 V to +10 V Range s](#page-6-4)ection. Coding relationships and calibration points for 0 V to +5 V,  $-2.5$  V to +2.5 V, and  $-5$  V to +5 V ranges can be found by halving proportionally the corresponding code equivalents listed for the 0 V to +10 V and −10 V to +10 V ranges, respectively, as indicated in [Table 5.](#page-7-1)

| <b>Output Code</b>             |             |            |            |            |               |               |
|--------------------------------|-------------|------------|------------|------------|---------------|---------------|
| LSB <sup>1</sup><br><b>MSB</b> | Range       | ±10V       | ±5V        | ±2.5V      | $0V$ to +10 V | 0 V to $+5$ V |
| $000$ 000 <sup>2</sup>         | +Full Scale | $+10V$     | $+5V$      | $+2.5V$    | $+10V$        | $+5V$         |
|                                |             | $-3/2$ LSB | $-3/2$ LSB | $-3/2$ LSB | $-3/2$ LSB    | $-3/2$ LSB    |
| $011$ 111                      | Midscale    | 0V         | 0V         | 0V         | $+5V$         | $+2.5V$       |
|                                |             | $-1/2$ LSB | $-1/2$ LSB | $-1/2$ LSB | $-1/2$ LSB    | $-1/2$ LSB    |
| $111$ 110                      | -Full Scale | $-10V$     | $-5V$      | $-2.5V$    | 0V            | 0V            |
|                                |             | $+1/2$ LSB | $+1/2$ LSB | $+1/2$ LSB | $+1/2$ LSB    | $+1/2$ LSB    |

<span id="page-7-1"></span><span id="page-7-0"></span>**Table 5. Transition Values vs. Calibration Codes** 

<span id="page-7-6"></span><sup>1</sup> For LSB value for range and resolution used, see Table 6.

<span id="page-7-7"></span><sup>2</sup> Voltages given are the nominal value for transition to the code specified.





<span id="page-7-8"></span><sup>1</sup> COB = complementary offset binary.<br><sup>2</sup> CTC = complementary twos complex

<span id="page-7-9"></span> $2$  CTC = complementary twos complement—achieved by using an inverter to complement the most significant bit to produce  $\overline{MSB}$ .

 $3 \text{ CSB} = \text{complementary straight binary}$ 

Zero- and full-scale calibration can be accomplished to a precision of approximately  $\pm 1/2$  LSB using the static adjustment procedure described previously. By summing a small sine or triangular wave voltage with the signal applied to the analog input, the output can be cycled through each of the calibration codes of interest to more accurately determine the center (or end points) of each discrete quantization level. A detailed description of this dynamic calibration technique is presented in Analog-Digital Conversion Handbook, edited by D. H. Sheingold, Prentice Hall, Inc., 1986.

## **GROUNDING, DECOUPLING, AND LAYOUT CONSIDERATIONS**

Many data acquisition components have two or more ground pins that are not connected together within the device. These grounds are usually referred to as DIGITAL COMMON (logic power return), ANALOG COMMON (analog power return), or analog signal ground. These grounds (Pin 19 and Pin 22) must be tied together at one point as close as possible to the converter. Ideally, a single solid analog ground plane under the converter would be desirable. Current flows through the wires and etch stripes of the circuit cards, and since these paths have resistance and inductance, hundreds of millivolts can be generated between the system analog ground point and the ground pins of the ADC. Separate wide conductor stripe ground returns should be provided for high resolution converters to minimize noise and IR losses from the current

<span id="page-7-4"></span><span id="page-7-3"></span><span id="page-7-2"></span>flow in the path from the converter to the system ground point. In this way, ADC supply currents and other digital logic-gate return currents are not summed into the same return path as analog signals where they would cause measurement errors.

Each of the ADC supply terminals should be capacitively decoupled as close to the ADC as possible. A large value (such as 1  $\mu$ F) capacitor in parallel with a 0.1  $\mu$ F capacitor is usually sufficient. Analog supplies are to be bypassed to the ANALOG COMMON (analog power return) Pin 22 and the logic supply is bypassed to DIGITAL COMMON (logic power return) Pin 19.

The metal cover is internally grounded with respect to the power supplies, grounds, and electrical signals. Do not externally ground the cover.

### **CLOCK RATE CONTROL**

The AD1376/AD1377 can be operated at faster conversion times by connecting the clock rate control (Pin 23) to an external multiturn trim potentiometer (TCR <100 ppm/°C) as shown in [Figure 13.](#page-7-5)

<span id="page-7-5"></span>

Figure 13. Clock Rate Control Circuit

## <span id="page-8-0"></span>**HIGH RESOLUTION DATA ACQUISITION SYSTEM**

The essential details of a high resolution data acquisition system using a 16-bit sample-and-hold amplifier (SHA) and the AD1376/AD1377 are shown in [Figure 14.](#page-8-1) Conversion is initiated by the falling edge of the CONVERT START pulse. This edge drives the device's STATUS line high. The inverter then drives the SHA into hold mode. STATUS remains high throughout the conversion and returns low once the conversion is completed. This allows the SHA to re-enter track mode.

This circuit can exhibit nonlinearities arising from transients produced at the ADC's input by the falling edge of CONVERT START. This edge resets the ADC's internal DAC; the resulting transient depends on the SHA's present output voltage and the ADC's prior conversion result. In the circuit of [Figure 15,](#page-8-2) the falling edge of CONVERT START also places the SHA into hold mode (via the ADC's STATUS output), causing the reset transient to occur at the same moment as the SHA's track-andhold transition. Timing skews and capacitive coupling can cause some of the transient signal to add to the signal being acquired by the SHA, introducing nonlinearity.

<span id="page-8-1"></span>

Figure 14. Basic Data Acquisition System Interconnections 16-Bit SHA

A much safer approach is to add a flip-flop, as shown in [Figure 15.](#page-8-2) The rising edge of CONVERT START places the track-and-hold device into hold mode before the ADC reset transients begin. The falling edge of STATUS places the SHA back into track mode. System throughput will be reduced if a long CONVERT START pulse is used. Throughput can be calculated from

$$
Throughout = \frac{1}{T_{ACQ} + T_{CONV} + T_{CS}}
$$

where:

 $T_{ACQ}$  is the track-and-hold acquisition time.  $T_{\text{CONV}}$  is the time required for the ADC conversion.  $T_{CS}$  is the duration of CONVERT START.

The combination of the AD1376 and a 16-bit SHA can provide greater than 50 kHz throughput. No significant track-and-hold droop error will be introduced, provided the width of CONVERT START is small compared with the ADC's conversion time.

<span id="page-8-2"></span>

Figure 15. Improved Data Acquisition System

## <span id="page-9-0"></span>APPLICATIONS

The AD1376/AD1377 are excellent for use in high resolution applications requiring moderate speed and high accuracy or stability over commercial (0°C to 70°C) temperature ranges. Typical applications include medical and analytic instrumentation, precision measurement for industrial robotics, automatic test equipment (ATE), multichannel data acquisition systems, servo control systems, or anywhere wide dynamic range is required. A proprietary monolithic DAC and laser-trimmed thin-film resistors guarantee a maximum nonlinearity of  $\pm 0.003\%$  (1/2 LSB<sub>14</sub>). The converters may be short cycled to achieve faster conversion times—15 µs to 14 bits for the AD1376 or 8 µs to 14 bits for the AD1377.

## <span id="page-10-0"></span>OUTLINE DIMENSIONS



### **ORDERING GUIDE**

<span id="page-10-1"></span>

<span id="page-10-2"></span><sup>1</sup> DH-32E = Ceramic DIP.



# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Analog Devices Inc.](http://www.mouser.com/Analog-Devices): [AD1376JD](http://www.mouser.com/access/?pn=AD1376JD)