## **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| V <sub>DD</sub> , V <sub>IN3</sub> , V <sub>CC</sub> , V <sub>DDIO</sub> to AGND0.3V to +6V<br>PWRGD to AGND0.3V to +6V |
|-------------------------------------------------------------------------------------------------------------------------|
| SHDN to AGND0.3V to +6V                                                                                                 |
| GNDS1, GNDS2, THRM, VRHOT to AGND0.3V to +6V                                                                            |
| CSP_, CSN_, ILIM12 to AGND0.3V to +6V                                                                                   |
| SVC, SVD, PGD_IN to AGND0.3V to +6V                                                                                     |
| FBDC_, FBAC_, OUT3 to AGND0.3V to +6V                                                                                   |
| OSC, TIME, OPTION, ILIM3 to AGND0.3V to (V <sub>CC</sub> + 0.3V)                                                        |
| BST1, BST2 to AGND0.3V to +36V                                                                                          |
| BST1, BST2 to V <sub>DD</sub> 0.3V to +30V                                                                              |
| BST3 to AGND $(V_{DD} - 0.3V)$ to $(V_{LX3} + 6V)$                                                                      |
| LX1 to BST16V to +0.3V                                                                                                  |
| LX3 RMS Current (Note 2)±4A                                                                                             |

| LX2 to BST2                              | 6V to +0.3V                        |
|------------------------------------------|------------------------------------|
| LX3 to PGND (Note 2)                     | 0.6V to +6V                        |
| DH1 to LX1                               |                                    |
| DH2 to LX2                               | 0.3V to (V <sub>BST2</sub> + 0.3V) |
| DL1 to PGND                              | 0.3V to (V <sub>DD</sub> + 0.3V)   |
| DL2 to PGND                              | 0.3V to (V <sub>DD</sub> + 0.3V)   |
| Continuous Power Dissipation ( $T_A = +$ |                                    |
| 40-Pin TQFN (derate 22.2mW/°C ab         | ove +70°C)1778mW                   |
| Operating Temperature Range              | 40°C to +105°C                     |
| Junction Temperature                     | +150°C                             |
| Storage Temperature Range                |                                    |
| Lead Temperature (soldering, 10s)        | +300°C                             |

Note 1: Absolute Maximum Ratings measured with 20MHz scope bandwidth.

Note 2: LX3 has clamp diodes to PGND and IN3. If continuous current is applied through these diodes, thermal limits must be observed.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

(Circuit of Figure 2,  $V_{IN} = 12V$ ,  $V_{CC} = V_{DD} = V_{IN3} = \overline{SHDN} = PGD_IN = 5V$ ,  $V_{DDIO} = 1.8V$ , OPTION = GNDS\_ = AGND = PGND, FBDC\_ = FBAC\_ = OUT3 = CSP\_ = CSN\_ = 1.2V, all DAC codes set to the 1.2V code,  $T_A = 0^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)

| PARAMETER                                           | SYMBOL           | CONDITIONS                                                                                                                       | MIN  | ТҮР  | MAX  | UNITS |
|-----------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| INPUT SUPPLIES                                      |                  | ·                                                                                                                                |      |      |      |       |
|                                                     | V <sub>IN</sub>  | Drain of external high-side MOSFET                                                                                               | 4    |      | 26   |       |
| Input Voltage Range                                 | VBIAS            | V <sub>CC</sub> , V <sub>DD</sub>                                                                                                | 4.5  |      | 5.5  | v     |
| input voltage nange                                 | VIN3             |                                                                                                                                  | 2.7  |      | 5.5  | , v   |
|                                                     | Vddio            |                                                                                                                                  | 1.0  |      | 2.7  |       |
| V <sub>CC</sub> Undervoltage-Lockout<br>Threshold   | Vuvlo            | V <sub>CC</sub> rising, 50mV typical hysteresis,<br>latched, UV fault                                                            | 4.10 | 4.25 | 4.45 | V     |
| V <sub>CC</sub> Power-On Reset Threshold            |                  | Falling edge, typical hysteresis = $1.1V$ ,<br>faults cleared and DL_ forced high when<br>V <sub>CC</sub> falls below this level |      | 1.8  |      | V     |
| V <sub>DDIO</sub> Undervoltage-Lockout<br>Threshold |                  | V <sub>DDIO</sub> rising, 100mV typical hysteresis,<br>latched, UV fault                                                         | 0.7  | 0.8  | 0.9  | V     |
| V <sub>IN3</sub> Undervoltage-Lockout<br>Threshold  |                  | V <sub>IN3</sub> rising, 100mV typical hysteresis                                                                                | 2.5  | 2.6  | 2.7  | V     |
| Quiescent Supply Current (V <sub>CC</sub> )         | ICC              | Skip mode, FBDC_ and OUT3 forced above their regulation points                                                                   |      | 5    | 10   | mA    |
| Quiescent Supply Currents (V <sub>DD</sub> )        | IDD              | Skip mode, FBDC_ and OUT3 forced above their regulation points, $T_A = +25^{\circ}C$                                             |      | 0.01 | 1    | μA    |
| Quiescent Supply Current (V <sub>DDIO</sub> )       | IDDIO            |                                                                                                                                  |      | 10   | 25   | μA    |
| Quiescent Supply Current (IN3)                      | I <sub>IN3</sub> | Skip mode, OUT3 forced above its regulation point                                                                                |      | 50   | 200  | μA    |
| Shutdown Supply Current (V <sub>CC</sub> )          |                  | $\overline{SHDN} = GND, T_A = +25^{\circ}C$                                                                                      |      | 0.01 | 1    | μΑ    |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 2,  $V_{IN} = 12V$ ,  $V_{CC} = V_{DD} = V_{IN3} = \overline{SHDN} = PGD_IN = 5V$ ,  $V_{DDIO} = 1.8V$ , OPTION = GNDS\_ = AGND = PGND, FBDC\_ = FBAC\_ = OUT3 = CSP\_ = CSN\_ = 1.2V, all DAC codes set to the 1.2V code,  $T_A = 0^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)

| PARAMETER                                    | SYMBOL                    | CONDITIONS                                                  |                                                                                                                                                                                                   | MIN                                                                   | ТҮР  | MAX  | UNITS |         |
|----------------------------------------------|---------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|------|-------|---------|
| Shutdown Supply Currents (V <sub>DD</sub> )  |                           | SHDN = G                                                    | ND, $T_A = +2$                                                                                                                                                                                    | 25°C                                                                  |      | 0.01 | 1     | μA      |
| Shutdown Supply Current (V <sub>DDIO</sub> ) |                           | SHDN = G                                                    | ND, $T_A = +2$                                                                                                                                                                                    | 25°C                                                                  |      | 0.01 | 1     | μΑ      |
| Shutdown Supply Current (IN3)                |                           | SHDN = G                                                    | ND, $T_A = +2$                                                                                                                                                                                    | 25°C                                                                  |      | 0.01 | 1     | μΑ      |
| INTERNAL DACs, SLEW RATE, F                  | HASE SHIF                 | T                                                           |                                                                                                                                                                                                   |                                                                       |      |      |       | •       |
|                                              |                           | Measured<br>for the cor<br>measured                         | e SMPSs;                                                                                                                                                                                          | DAC codes from<br>0.8375V to 1.5500V                                  | -0.5 |      | +0.5  | %       |
| DC Output Voltage Accuracy<br>(Note 1)       | Vout                      | for the NB<br>30% duty                                      | SMPS;<br>cycle, no                                                                                                                                                                                | DAC codes from<br>0.5000V to 0.8250V                                  | -5   |      | +5    | - mV    |
|                                              |                           | load, ILIM<br>V <sub>OUT3</sub> = V<br>12.5mV (N            | DAC3 +                                                                                                                                                                                            | DAC codes from<br>12.5mV to 0.4875V                                   | -10  |      | +10   | IIIV    |
| OUT3 Offset                                  |                           |                                                             |                                                                                                                                                                                                   |                                                                       |      | 12.5 |       | mV      |
| SMPS1 to SMPS2 Phase Shift                   |                           | SMPS2 etc                                                   | arts after SM                                                                                                                                                                                     |                                                                       |      | 50   |       | %       |
|                                              |                           |                                                             |                                                                                                                                                                                                   | 101                                                                   |      | 180  |       | Degrees |
| SMPS3 to SMPS1 and SMPS2<br>Phase Shift      |                           | SMPS3 starts after SMPS1 or SMPS2                           |                                                                                                                                                                                                   |                                                                       | 25   |      | %     |         |
|                                              |                           | During                                                      | RTIME = 14                                                                                                                                                                                        | $3k\Omega$ , SR = 6.25mV/µs                                           | -10  |      | +10   |         |
| Slew-Rate Accuracy                           |                           | transition                                                  | During<br>transition $R_{TIME} = 35.7 k\Omega$ to $357 k\Omega$ ,<br>$SR = 25 mV/\mu s$ to $2.5 mV/\mu s$                                                                                         |                                                                       | -15  |      | +15   | %       |
|                                              |                           | Startup                                                     |                                                                                                                                                                                                   |                                                                       |      | 1    |       | mV/µs   |
| FBAC_ Input Bias Current                     | IFBAC_                    | CSP_ = CS                                                   | $SN_, T_A = +$                                                                                                                                                                                    | 25°C                                                                  | -3   |      | +3    | μA      |
| FBDC_ Input Bias Current                     | IFBDC_                    | $T_{A} = +25^{\circ}$                                       | С                                                                                                                                                                                                 |                                                                       | -250 |      | +250  | nA      |
|                                              | food                      |                                                             |                                                                                                                                                                                                   | = f <sub>OSC2</sub> = 300kHz<br>kHz nominal)                          | -7   |      | +7    |         |
| Switching Frequency Accuracy                 | fosc1,<br>fosc2,<br>fosc3 | nominal, f $_{\rm 0}$ 432k $\Omega$ (f $_{\rm 0}$           | $R_{OSC} = 71.4k\Omega$ ( $f_{OSC1} = f_{OSC2} = 600$ kHz<br>nominal, $f_{OSC3} = 1.2$ MHz nominal) to<br>$432k\Omega$ ( $f_{OSC1} = f_{OSC2} = 99$ kHz nominal,<br>$f_{OSC3} = 199$ kHz nominal) |                                                                       | -9   |      | +9    | %       |
| SMPS1 AND SMPS2 CONTROLL                     | ERS                       |                                                             |                                                                                                                                                                                                   |                                                                       |      |      |       | •       |
| DC Load Regulation                           |                           | Either SMPS, PWM mode, droop disabled;<br>zero to full load |                                                                                                                                                                                                   |                                                                       | -0.1 |      | %     |         |
| Line Regulation Error                        |                           | Either SMPS, 4V < V <sub>IN</sub> < 26V                     |                                                                                                                                                                                                   |                                                                       | 0.03 |      | %N    |         |
| GNDS_ Input Range                            | VGNDS_                    | Separate r                                                  | node                                                                                                                                                                                              |                                                                       | -200 |      | +200  | mV      |
| GNDS_Gain                                    | A <sub>GNDS</sub> _       | ≤ +200mV;                                                   |                                                                                                                                                                                                   | DS_, -200mV ≤ V <sub>GNDS_</sub><br>Vout/∆V <sub>GNDS_</sub> ,<br>0mV | 0.95 | 1.00 | 1.05  | V/V     |
| GNDS_Input Bias Current                      | IGNDS_                    | $T_{A} = +25^{\circ}$                                       | С                                                                                                                                                                                                 |                                                                       | -2   |      | +2    | μA      |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 2,  $V_{IN} = 12V$ ,  $V_{CC} = V_{DD} = V_{IN3} = \overline{SHDN} = PGD_IN = 5V$ ,  $V_{DDIO} = 1.8V$ , OPTION = GNDS\_ = AGND = PGND, FBDC\_ = FBAC\_ = OUT3 = CSP\_ = CSN\_ = 1.2V, all DAC codes set to the 1.2V code,  $T_A = 0^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)

| PARAMETER                                                  | SYMBOL              | CONDITIONS                                                                                                         | MIN  | TYP   | MAX  | UNITS |
|------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|
| Combined-Mode Detection<br>Threshold                       |                     | GNDS1, GNDS2, detection after REFOK,<br>latched, cleared by cycling SHDN                                           | 0.7  | 0.8   | 0.9  | V     |
| Maximum Duty Factor                                        | D <sub>MAX</sub>    |                                                                                                                    | 90   | 92    |      | %     |
| Minimum On-Time                                            | tonmin              |                                                                                                                    |      |       | 150  | ns    |
| SMPS1 AND SMPS2 CURRENT                                    | LIMIT               |                                                                                                                    |      |       |      |       |
| Current-Limit Threshold<br>Tolerance                       | VLIMIT              | $V_{CSP_} - V_{CSN_} = 0.052 \times (V_{REF} - V_{ILIM}),$<br>( $V_{REF} - V_{ILM}$ ) = 0.2V to 1.0V               | -3   |       | +3   | mV    |
| Zero-Crossing Threshold                                    | VZX                 | V <sub>GND</sub> V <sub>LX</sub> _, skip mode                                                                      |      | 1     |      | mV    |
| Idle Mode™ Threshold                                       | VIMIN               | V <sub>CSP</sub> - V <sub>CSN</sub> , skip mode, 0.15 x V <sub>LIMIT</sub>                                         | -2   |       | +2   | mV    |
| CS_ Input Leakage Current                                  |                     | CSP_ and CSN_, $T_A = +25^{\circ}C$                                                                                | -0.2 |       | +0.2 | μA    |
| CS_Common-Mode Input Range                                 |                     | CSP_ and CSN_                                                                                                      | 0    |       | 2    | V     |
| SMPS1 AND SMPS2 DROOP, CU                                  | JRRENT BAL          | ANCE, AND TRANSIENT RESPONSE                                                                                       | •    |       |      |       |
| AC Droop and Current Balance<br>Amplifier Transconductance | Gm(FBAC_)           | $ \Delta I_{FBAC}/(\Delta V_{CS}), V_{FBAC} = V_{CSN} = 1.2V, V_{CSP} - V_{CSN} = 0 to +40mV $                     | 1.94 | 2.00  | 2.06 | mS    |
| AC Droop and Current Balance<br>Amplifier Offset           |                     | IFBAC_/Gm(FBAC_)                                                                                                   | -1.5 |       | +1.5 | mV    |
| No-Load Positive Offset                                    |                     | OPTION = 2V or GND                                                                                                 |      | +12.5 |      | mV    |
| Transient Detection Threshold                              |                     | Measured at FBDC_ with respect to<br>steady-state FBDC_ regulation voltage,<br>10mV hysteresis (typ)               | -47  | -41   | -33  | mV    |
| SMPS3 INTERNAL 4A STEP-DO                                  |                     | TER                                                                                                                | 1    |       |      | 1     |
| OUT3 Load Regulation                                       | R <sub>DROOP3</sub> |                                                                                                                    | 4    | 5.5   | 7    | mV/A  |
| OUT3 Line Regulation                                       |                     | 0 to 100% duty cycle                                                                                               |      | 5     |      | mV    |
| OUT3 Input Current                                         | IOUT3               | $T_{A} = +25^{\circ}C$                                                                                             | -100 | -5    | +100 | nA    |
| LX3 Leakage Current                                        | I <sub>LX3</sub>    | $\overline{\text{SHDN}}$ = GND, V <sub>LX3</sub> = GND or 5.5V,<br>V <sub>IN3</sub> = 5.5V, T <sub>A</sub> = +25°C | -20  |       | +20  | μA    |
|                                                            | RON(NH3)            | High-side n-channel                                                                                                |      | 75    | 150  |       |
| Internal MOSFET On-Resistance                              | RON(NL3)            | Low-side n-channel                                                                                                 |      | 40    | 75   | mΩ    |
|                                                            | 1.                  | ILIM3 = V <sub>CC</sub>                                                                                            | 4.75 | 5.25  | 6    |       |
| LX3 Peak Current Limit                                     | ILX3PK              | ILIM3 = GND                                                                                                        | 3.75 | 4.25  | 5    | A     |
| LX3 Idle-Mode Trip Level                                   | ILX3MIN             | Percentage of ILX3PK                                                                                               |      | 25    |      | %     |
| LX3 Zero-Crossing Trip Level                               | I <sub>ZX3</sub>    | Skip mode                                                                                                          |      | 20    |      | mA    |
| Maximum Duty Factor                                        | DMAX                |                                                                                                                    | 84   | 87    |      | %     |
| Minimum On-Time                                            | tonmin              |                                                                                                                    |      |       | 150  | ns    |

Idle Mode is a trademark of Maxim Integrated Products, Inc.

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 2,  $V_{IN} = 12V$ ,  $V_{CC} = V_{DD} = V_{IN3} = \overline{SHDN} = PGD_IN = 5V$ ,  $V_{DDIO} = 1.8V$ , OPTION = GNDS\_ = AGND = PGND, FBDC\_ = FBAC\_ = OUT3 = CSP\_ = CSN\_ = 1.2V, all DAC codes set to the 1.2V code,  $T_A = 0^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)

| PARAMETER                                                               | SYMBOL               | CON                                                               | NDITIONS                                                   | MIN  | ТҮР  | МАХ        | UNITS |
|-------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------|------------------------------------------------------------|------|------|------------|-------|
| FAULT DETECTION                                                         |                      |                                                                   |                                                            |      |      |            |       |
|                                                                         |                      |                                                                   | PWM mode                                                   | 250  | 300  | 350        | mV    |
| Output Overvoltage Trip<br>Threshold<br>(SMPS1 and SMPS2 Only)          | Vovp_                | Measured at<br>FBDC_, rising                                      |                                                            | 1.80 | 1.85 | 1.90       | V     |
|                                                                         |                      | edge                                                              | Minimum OVP<br>threshold                                   |      | 0.8  |            |       |
| Output Overvoltage Fault<br>Propagation Delay (SMPS1 and<br>SMPS2 Only) | tovp                 | FBDC_ forced 25m                                                  | V above trip threshold                                     |      | 10   |            | μs    |
| Output Undervoltage Protection<br>Trip Threshold                        | V <sub>UVP</sub>     | Measured at FBDC to unloaded output                               | _ or OUT3 with respect voltage                             | -450 | -400 | -350       | mV    |
| Output Undervoltage Fault<br>Propagation Delay                          | tuvp                 | FBDC_ forced 25m                                                  | V below trip threshold                                     |      | 10   |            | μs    |
| PWRGD Threshold                                                         |                      | Measured at<br>FBDC_ or OUT3<br>with respect to                   | Lower threshold,<br>falling edge<br>(undervoltage)         | -350 | -300 | -250       | mV    |
|                                                                         |                      | unloaded output<br>voltage,15mV<br>hysteresis (typ)               | Upper threshold,<br>rising edge<br>(overvoltage)           | +150 | +200 | +250       | IIIV  |
| PWRGD Propagation Delay                                                 | tpwrgd               | FBDC_ or OUT3 for<br>PWRGD trip thresho                           | ced 25mV outside the<br>olds                               |      | 10   |            | μs    |
| PWRGD, Output Low Voltage                                               |                      | I <sub>SINK</sub> = 4mA                                           |                                                            |      |      | 0.4        | V     |
| PWRGD Leakage Current                                                   | IPWRGD               | High state, PWRGE<br>T <sub>A</sub> = +25°C                       | ) forced to 5.5V,                                          |      |      | 1          | μA    |
| PWRGD Startup Delay and<br>Transition Blanking Time                     | <sup>t</sup> BLANK   | Measured from the OUT3 reach the tar                              | time when FBDC_ and get voltage                            |      | 20   |            | μs    |
| VRHOT Trip Threshold                                                    |                      | Measured at THRN<br>falling edge, 115m                            | 1, with respect to V <sub>CC</sub> ,<br>V hysteresis (typ) | 29.5 | 30   | 30.5       | %     |
| VRHOT Delay                                                             | t <u>vrhot</u>       | THRM forced 25m<br>threshold, falling e                           | / below the VRHOT trip<br>dge                              |      | 10   |            | μs    |
| VRHOT, Output Low Voltage                                               |                      | I <sub>SINK</sub> = 4mA                                           |                                                            |      |      | 0.4        | V     |
| VRHOT Leakage Current                                                   |                      | High state, $\overline{VRHOT}$ forced to 5V, $T_A = +25^{\circ}C$ |                                                            |      |      | 1          | μA    |
| THRM Input Leakage                                                      |                      | $T_{A} = +25^{\circ}C$                                            |                                                            | -100 |      | +100       | nA    |
| Thermal-Shutdown Threshold                                              | TSHDN                | Hysteresis = 15°C                                                 |                                                            |      | +160 |            | °C    |
| GATE DRIVERS                                                            |                      |                                                                   |                                                            |      |      |            |       |
| DH_Gate-Driver On-Resistance                                            | R <sub>ON(DH_)</sub> | BST LX_ forced<br>to 5V (Note 4)                                  | High state (pullup)<br>Low state (pulldown)                |      | 0.9  | 2.5<br>2.5 | Ω     |
|                                                                         |                      | DL_, high state                                                   |                                                            |      | 0.7  | 2.0        |       |
| DL_ Gate-Driver On-Resistance                                           | RON(DL_)             | DL_, low state                                                    |                                                            |      | 0.25 | 0.6        | Ω     |



## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 2,  $V_{IN} = 12V$ ,  $V_{CC} = V_{DD} = V_{IN3} = \overline{SHDN} = PGD_IN = 5V$ ,  $V_{DDIO} = 1.8V$ , OPTION = GNDS\_ = AGND = PGND, FBDC\_ = FBAC\_ = OUT3 = CSP\_ = CSN\_ = 1.2V, all DAC codes set to the 1.2V code,  $T_A = 0^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)

| PARAMETER                                  | SYMBOL                          | CONDITIONS                                                                                                                                                                                                   | MIN                        | ТҮР | MAX                        | UNITS |
|--------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|----------------------------|-------|
| DH_Gate-Driver Source/Sink<br>Current      | I <sub>DH_</sub>                | DH_ forced to 2.5V, BST LX_ forced to 5V                                                                                                                                                                     |                            | 2.2 |                            | A     |
| DL_ Gate-Driver Source Current             | I <sub>DL</sub>                 | DL_ forced to 2.5V                                                                                                                                                                                           |                            | 2.7 |                            | A     |
| DL_ Gate-Driver Sink Current               | IDL_ (SINK)                     | DL_ forced to 2.5V                                                                                                                                                                                           |                            | 8   |                            | А     |
| Deed Time                                  | tDH_DL                          | DH_ low to DL_ high                                                                                                                                                                                          | 9                          | 20  | 35                         |       |
| Dead Time                                  | tDL_DH                          | DL_ low to DH_ high                                                                                                                                                                                          | 9                          | 20  | 35                         | ns    |
| Internal BST1, BST2 Switch R <sub>ON</sub> |                                 | BST1, BST2 to V <sub>DD</sub> , I <sub>BST1</sub> = I <sub>BST2</sub> = 10mA                                                                                                                                 |                            | 10  | 20                         | Ω     |
| Internal BST3 Switch RON                   |                                 | BST3 to V <sub>DD</sub> , I <sub>BST3</sub> = 10mA                                                                                                                                                           |                            | 10  | 20                         | Ω     |
| 2-WIRE I <sup>2</sup> C BUS LOGIC INTERFA  | CE                              |                                                                                                                                                                                                              |                            |     |                            |       |
| SVI Logic-Input Current                    |                                 | SVC, SVD, $T_A = +25^{\circ}C$                                                                                                                                                                               | -1                         |     | +1                         | μA    |
| SVI Logic-Input Threshold                  |                                 | SVC, SVD, rising edge, hysteresis 0.14 x<br>V <sub>DDIO</sub> (V)                                                                                                                                            | 0.3 x<br>V <sub>DDIO</sub> |     | 0.7 x<br>V <sub>DDIO</sub> | V     |
| SVC Clock Frequency                        | fsvc                            |                                                                                                                                                                                                              |                            |     | 3.4                        | MHz   |
| START Condition Hold Time                  | thd;sta                         |                                                                                                                                                                                                              | 160                        |     |                            | ns    |
| Repeated START Condition<br>Setup Time     | tsu;sta                         |                                                                                                                                                                                                              | 160                        |     |                            | ns    |
| STOP Condition Setup Time                  | tsu;sto                         |                                                                                                                                                                                                              | 160                        |     |                            | ns    |
| Data Hold                                  | thd;dat                         | A master device must internally provide a<br>hold time of at least 300ns for the SVD<br>signal (referred to the V <sub>IHMIN</sub> of SVC signal)<br>to bridge the undefined region of SVC's<br>falling edge |                            |     | 70                         | ns    |
| Data Setup Time                            | tsu;dat                         |                                                                                                                                                                                                              | 10                         |     |                            | ns    |
| SVC Low Period                             | tLOW                            |                                                                                                                                                                                                              | 160                        |     |                            | ns    |
| SVC High Period                            | thigh                           | Measured from 10% to 90% of V <sub>DDIO</sub>                                                                                                                                                                | 60                         |     |                            | ns    |
| SVC/SVD Rise and Fall Time                 | t <sub>R</sub> , t <sub>F</sub> | Input filters on SVD and SVC suppress noise spike less than 50ns                                                                                                                                             |                            |     | 40                         | ns    |
| Pulse Width of Spike Suppression           |                                 |                                                                                                                                                                                                              |                            | 20  |                            | ns    |
| INPUTS AND OUTPUTS                         |                                 |                                                                                                                                                                                                              |                            |     |                            |       |
| Logic-Input Current                        |                                 | $\overline{\text{SHDN}}$ , PGD_IN, T <sub>A</sub> = +25°C                                                                                                                                                    | -1                         |     | +1                         | μA    |
| Logic-input Current                        |                                 | ILIM3, OPTION, $T_A = +25^{\circ}C$                                                                                                                                                                          | -200                       |     | +200                       | nA    |
| Logic-Input Levels                         |                                 | SHDN, rising edge, hysteresis = 225mV                                                                                                                                                                        | 0.8                        |     | 2.0                        | V     |
|                                            |                                 | High, OPTION, ILIM3                                                                                                                                                                                          | V <sub>CC</sub> -<br>0.4   |     |                            |       |
| Input Logic Levels                         |                                 | 3.3V, OPTION                                                                                                                                                                                                 | 2.75                       |     | 3.85                       | V     |
|                                            |                                 | 2V, OPTION                                                                                                                                                                                                   | 1.65                       |     | 2.35                       |       |
|                                            |                                 | Low, OPTION, ILIM3                                                                                                                                                                                           |                            |     | 0.4                        |       |
| PGD_IN Logic-Input Threshold               |                                 | PGD_IN, rising edge, hysteresis = 65mV                                                                                                                                                                       | 0.3 x<br>V <sub>DDIO</sub> |     | 0.7 x<br>V <sub>DDIO</sub> | V     |

## **ELECTRICAL CHARACTERISTICS**

(Circuit of Figure 2,  $V_{IN} = 12V$ ,  $V_{CC} = V_{DD} = V_{IN3} = \overline{SHDN} = PGD_IN = 5V$ ,  $V_{DDIO} = 1.8V$ , OPTION = GNDS\_ = AGND = PGND, FBDC\_ = FBAC\_ = OUT3 = CSP\_ = CSN\_ = 1.2V, all DAC codes set to the 1.2V code,  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 5)

| PARAMETER                                           | SYMBOL                    | COND                                                                                                                                                                                                                                                                 | ITIONS                                       | MIN  | ТҮР | MAX  | UNITS |
|-----------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|-----|------|-------|
| INPUT SUPPLIES                                      | 1                         |                                                                                                                                                                                                                                                                      |                                              |      |     |      |       |
|                                                     | VIN                       | Drain of external high                                                                                                                                                                                                                                               | n-side MOSFET                                | 4    |     | 26   |       |
| Input Voltage Range                                 | VBIAS                     | V <sub>CC</sub> , V <sub>DD</sub>                                                                                                                                                                                                                                    |                                              | 4.5  |     | 5.5  |       |
| Input voltage hange                                 | V <sub>IN3</sub>          |                                                                                                                                                                                                                                                                      |                                              | 2.7  |     | 5.5  | ] `   |
|                                                     | VDDIO                     |                                                                                                                                                                                                                                                                      |                                              | 1.0  |     | 2.7  |       |
| V <sub>CC</sub> Undervoltage-Lockout<br>Threshold   | VUVLO                     | V <sub>CC</sub> rising, 50mV typ<br>latched, UV fault                                                                                                                                                                                                                | ical hysteresis,                             | 4.10 |     | 4.45 | V     |
| V <sub>DDIO</sub> Undervoltage-Lockout<br>Threshold |                           | V <sub>DDIO</sub> rising, 100mV<br>latched, UV fault                                                                                                                                                                                                                 | typical hysteresis,                          | 0.7  |     | 0.9  | V     |
| V <sub>IN3</sub> Undervoltage-Lockout<br>Threshold  |                           | V <sub>IN3</sub> rising, 100mV ty                                                                                                                                                                                                                                    | pical hysteresis                             | 2.5  |     | 2.7  | V     |
| Quiescent Supply Current (V <sub>CC</sub> )         | ICC                       | Skip mode, FBDC_ a above their regulation                                                                                                                                                                                                                            |                                              |      |     | 10   | mA    |
| Quiescent Supply Current                            | IDDIO                     |                                                                                                                                                                                                                                                                      |                                              |      |     | 25   | μA    |
| Quiescent Supply Current (IN3)                      | I <sub>IN3</sub>          | Skip mode, OUT3 forced above its regulation point                                                                                                                                                                                                                    |                                              |      |     | 200  | μA    |
| INTERNAL DACs, SLEW RATE,                           | HASE SHIF                 | T                                                                                                                                                                                                                                                                    |                                              |      |     |      | •     |
|                                                     |                           | Measured at FBDC_<br>for the core SMPSs;<br>measured at OUT3                                                                                                                                                                                                         | DAC codes from<br>0.8375V to 1.5500V         | -0.7 |     | +0.7 | %     |
| DC Output Voltage Accuracy                          | Vout                      | for the NB SMPS;<br>30% duty cycle,<br>no load, ILIM3 =                                                                                                                                                                                                              | DAC codes from<br>0.5000V to 0.8250V         | -7.5 |     | +7.5 | mV    |
|                                                     |                           | VCC, VOUT3 = VDAC3<br>+ 12.5mV (Note 3)                                                                                                                                                                                                                              | DAC codes from<br>12.5mV to 0.4875V          | -15  |     | +15  |       |
|                                                     |                           |                                                                                                                                                                                                                                                                      | R <sub>TIME</sub> = 143kΩ,<br>SR = 6.25mV/μs | -10  |     | +10  |       |
| Slew-Rate Accuracy                                  |                           | During transition $R_{TIME} = 35.7 k\Omega$ to $357 k\Omega$ , SR = $25 mV/\mu s$ to $2.5 mV/\mu s$                                                                                                                                                                  |                                              | -15  |     | +15  | %     |
| nomina                                              |                           | $R_{OSC} = 143k\Omega$ (fosc<br>nominal, fosc3 = 600                                                                                                                                                                                                                 |                                              | -9   |     | +9   |       |
| Switching Frequency Accuracy                        | fosc1,<br>fosc2,<br>fosc3 | $\begin{array}{l} R_{OSC} = 71.4 k \Omega ~(f_{OSC1} = f_{OSC2} = 600 \text{kHz} \\ \text{nominal, } f_{OSC3} = 1.2 \text{MHz nominal}) ~\text{to} \\ 432 k \Omega ~(f_{OSC1} = f_{OSC2} = 99 \text{kHz nominal}, \\ f_{OSC3} = 199 \text{kHz nominal}) \end{array}$ |                                              | -12  |     | +12  | %     |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 2,  $V_{IN} = 12V$ ,  $V_{CC} = V_{DD} = V_{IN3} = \overline{SHDN} = PGD_IN = 5V$ ,  $V_{DDIO} = 1.8V$ , OPTION = GNDS\_ = AGND = PGND, FBDC\_ = FBAC\_ = OUT3 = CSP\_ = CSN\_ = 1.2V, all DAC codes set to the 1.2V code,  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 5)

| PARAMETER                                                  | SYMBOL                | CONDITIONS                                                                                                                                                                                             | MIN  | ТҮР | MAX  | UNITS |
|------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|
| SMPS1 AND SMPS2 CONTROLL                                   | ERS                   | 1                                                                                                                                                                                                      |      |     |      |       |
| GNDS_ Input Range                                          | VGNDS_                | Separate mode                                                                                                                                                                                          | -200 |     | +200 | mV    |
| GNDS_Gain                                                  | AGNDS_                | Separate: $\Delta V_{OUT} / \Delta V_{GNDS_{-}}$ -200mV $\leq$<br>V <sub>GNDS_</sub> $\leq$ +200mV; combined;<br>$\Delta V_{OUT} / \Delta V_{GNDS_{-}}$ -200mV $\leq$ V <sub>GNDS_</sub> $\leq$ +200mV |      |     | 1.05 | V/V   |
| Combined-Mode Detection<br>Threshold                       |                       | GNDS1, GNDS2, detection after REFOK,<br>latched, cleared by cycling SHDN                                                                                                                               | 0.7  |     | 0.9  | V     |
| Maximum Duty Factor                                        | D <sub>MAX</sub>      |                                                                                                                                                                                                        | 90   |     |      | %     |
| Minimum On-Time                                            | tonmin                |                                                                                                                                                                                                        |      |     | 150  | ns    |
| SMPS1 AND SMPS2 CURRENT                                    | LIMIT                 |                                                                                                                                                                                                        |      |     |      |       |
| Current-Limit Threshold<br>Tolerance                       | VLIMIT                | $V_{CSP}$ - $V_{CSN}$ = 0.052 x ( $V_{REF}$ - $V_{ILIM}$ ),<br>( $V_{REF}$ - $V_{ILM}$ ) = 0.2V to 1.0V                                                                                                | -3   |     | +3   | mV    |
| Idle-Mode Threshold Tolerance                              | Vimin                 | V <sub>CSP</sub> - V <sub>CSN</sub> , skip mode, 0.15 x V <sub>LIMIT</sub>                                                                                                                             | -2   |     | +2   | mV    |
| CS_Common-Mode Input Range                                 |                       | CSP_ and CSN_                                                                                                                                                                                          | 0    |     | 2    | V     |
| SMPS1 AND SMPS2 DROOP, CL                                  | JRRENT BAL            | ANCE, AND TRANSIENT RESPONSE                                                                                                                                                                           |      |     |      |       |
| AC Droop and Current Balance<br>Amplifier Transconductance | G <sub>m(FBAC_)</sub> | $\Delta$ IFBAC_/( $\Delta$ VCS_), VFBAC_ = VCSN_ = 1.2V, VCSP VCSN_ = 0 to +40mV                                                                                                                       | 1.94 |     | 2.06 | mS    |
| AC Droop and Current Balance<br>Amplifier Offset           |                       | IFBAC_/Gm(FBAC_)                                                                                                                                                                                       | -1.5 |     | +2.0 | mV    |
| Transient Detection Threshold                              |                       | Measured at FBDC_ with respect to<br>steady-state FBDC_ regulation voltage,<br>10mV hysteresis (typ)                                                                                                   | -47  |     | -33  | mV    |
| SMPS3 INTERNAL 4A STEP-DO                                  |                       | TER                                                                                                                                                                                                    |      |     |      |       |
| OUT3 Load Regulation                                       | R <sub>DROOP3</sub>   |                                                                                                                                                                                                        | 4    |     | 7    | mV/A  |
| Internal MOSFET On-Resistance                              | RON(NH3)              | High-side n-channel                                                                                                                                                                                    |      |     | 150  | mΩ    |
|                                                            | RON(NL3)              | Low-side n-channel                                                                                                                                                                                     |      |     | 75   | 11152 |
| LX3 Peak Current Limit                                     | I <sub>LX3PK</sub>    | ILIM3 = V <sub>CC</sub> , skip mode                                                                                                                                                                    | 4.75 |     | 6    | А     |
| Maximum Duty Factor                                        | DMAX                  |                                                                                                                                                                                                        | 84   |     |      | %     |
| Minimum On-Time                                            | tonmin                |                                                                                                                                                                                                        |      |     | 150  | ns    |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 2,  $V_{IN} = 12V$ ,  $V_{CC} = V_{DD} = V_{IN3} = \overline{SHDN} = PGD_IN = 5V$ ,  $V_{DDIO} = 1.8V$ , OPTION = GNDS\_ = AGND = PGND, FBDC\_ = FBAC\_ = OUT3 = CSP\_ = CSN\_ = 1.2V, all DAC codes set to the 1.2V code,  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 5)

| PARAMETER                                                      | SYMBOL   | COND                                                            | ITIONS                                                                                                                                                                                                    | MIN                        | ТҮР | MAX                        | UNITS |
|----------------------------------------------------------------|----------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|----------------------------|-------|
| FAULT DETECTION                                                |          |                                                                 |                                                                                                                                                                                                           |                            |     |                            |       |
|                                                                |          |                                                                 | PWM mode                                                                                                                                                                                                  | 250                        |     | 350                        | mV    |
| Output Overvoltage Trip<br>Threshold<br>(SMPS1 and SMPS2 Only) | Vovp_    | Measured at<br>FBDC_, rising edge                               | Skip mode and<br>output have not<br>reached the<br>regulation voltage                                                                                                                                     | 1.80                       |     | 1.90                       | V     |
| Output Undervoltage Protection<br>Trip Threshold               | VUVP     | Measured at FBDC_ (<br>to unloaded output vo                    | -                                                                                                                                                                                                         | -450                       |     | -350                       | mV    |
| PWRGD Threshold                                                |          | Measured at FBDC_<br>or OUT3 with respect<br>to unloaded output | Lower threshold,<br>falling edge<br>(undervoltage)                                                                                                                                                        | -350                       |     | -250                       | mV    |
|                                                                |          | voltage, 15mV<br>hysteresis (typ)                               | Upper threshold,<br>rising edge<br>(overvoltage)                                                                                                                                                          | +150                       |     | +250                       |       |
| PWRGD, Output Low Voltage                                      |          | I <sub>SINK</sub> = 4mA                                         |                                                                                                                                                                                                           |                            |     | 0.4                        | V     |
| VRHOT Trip Threshold                                           |          | Measured at THRM, v<br>falling edge, 115mV f                    |                                                                                                                                                                                                           | 29.5                       |     | 30.5                       | %     |
| VRHOT, Output Low Voltage                                      |          | I <sub>SINK</sub> = 4mA                                         |                                                                                                                                                                                                           |                            |     | 0.4                        | V     |
| GATE DRIVERS                                                   |          |                                                                 |                                                                                                                                                                                                           |                            |     |                            |       |
| DH_Gate-Driver On-Resistance                                   | RON(DH_) | BST LX_ forced to 5V (Note 4)                                   | High state (pullup)                                                                                                                                                                                       |                            |     | 2.5                        | Ω     |
|                                                                |          | , ,                                                             | Low state (pulldown)                                                                                                                                                                                      |                            |     | 2.5                        |       |
| DL_Gate-Driver On-Resistance                                   | RON(DL_) | DL_, high state<br>DL_, low state                               |                                                                                                                                                                                                           |                            |     | 2.0<br>0.6                 | Ω     |
|                                                                | tDH_DL   | DH_ low to DL_ high                                             |                                                                                                                                                                                                           | 9                          |     | 35                         |       |
| Dead Time                                                      | tDL_DH   | DL_ low to DH_ high                                             |                                                                                                                                                                                                           | 9                          |     | 35                         | ns    |
| Internal BST1, BST2 Switch RON                                 |          | BST1, BST2 to V <sub>DD</sub> , I <sub>E</sub>                  | $_{3ST1} = I_{BST2} = 10 \text{mA}$                                                                                                                                                                       |                            |     | 20                         | Ω     |
| Internal BST3 Switch RON                                       |          | BST3 to V <sub>DD</sub> , I <sub>BST3</sub> =                   | 10mA                                                                                                                                                                                                      |                            |     | 20                         | Ω     |
| 2-WIRE I <sup>2</sup> C BUS LOGIC INTERFA                      | CE       |                                                                 |                                                                                                                                                                                                           |                            |     |                            |       |
| SVI Logic-Input Threshold                                      |          | SVC, SVD, rising edge<br>V <sub>DDIO</sub> (V)                  | e, hysteresis = 0.14 x                                                                                                                                                                                    | 0.3 x<br>V <sub>DDIO</sub> |     | 0.7 x<br>V <sub>DDIO</sub> | V     |
| SVC Clock Frequency                                            | fsvc     |                                                                 |                                                                                                                                                                                                           |                            |     | 3.4                        | MHz   |
| START Condition Hold Time                                      | tsu;sta  |                                                                 |                                                                                                                                                                                                           | 160                        |     |                            | ns    |
| Repeated START Condition<br>Setup Time                         | tsu;sta  |                                                                 |                                                                                                                                                                                                           | 160                        |     |                            | ns    |
| STOP Condition Setup Time                                      | tsu;sto  |                                                                 |                                                                                                                                                                                                           | 160                        |     |                            | ns    |
| Data Hold                                                      | thd;dat  | hold time of at least 30<br>(referred to the VIHMIN of          | A master device must internally provide a<br>hold time of at least 300ns for the SVD signal<br>(referred to the V <sub>IHMIN</sub> of SVC signal) to bridge<br>the undefined region of SVC's falling edge |                            |     | 70                         | ns    |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 2,  $V_{IN} = 12V$ ,  $V_{CC} = V_{DD} = V_{IN3} = \overline{SHDN} = PGD_IN = 5V$ ,  $V_{DDIO} = 1.8V$ , OPTION = GNDS\_ = AGND = PGND, FBDC\_ = FBAC\_ = OUT3 = CSP\_ = CSN\_ = 1.2V, all DAC codes set to the 1.2V code,  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 5)

| PARAMETER                    | SYMBOL                          | CONDITIONS                                                       | MIN                        | ТҮР | МАХ                        | UNITS |
|------------------------------|---------------------------------|------------------------------------------------------------------|----------------------------|-----|----------------------------|-------|
| Data Setup Time              | tsu;dat                         |                                                                  | 10                         |     |                            | ns    |
| SVC Low Period               | tLOW                            |                                                                  | 160                        |     |                            | ns    |
| SVC High Period              | thigh                           | Measured from 10% to 90% of V <sub>DDIO</sub>                    | 60                         |     |                            | ns    |
| SVC/SVD Rise and Fall Time   | t <sub>R</sub> , t <sub>F</sub> | Input filters on SVD and SVC suppress noise spike less than 50ns |                            |     | 40                         | ns    |
| INPUTS AND OUTPUTS           |                                 | ·                                                                |                            |     |                            |       |
| Logic-Input Levels           |                                 | SHDN, rising edge, hysteresis = 225mV                            | 0.8                        |     | 2.0                        | V     |
|                              |                                 | High, OPTION, ILIM3                                              | V <sub>CC</sub> -<br>0.4   |     |                            |       |
| Input Logic Levels           |                                 | 3.3V, OPTION                                                     | 2.75                       |     | 3.85                       | V     |
|                              |                                 | 2V, OPTION                                                       | 1.65                       |     | 2.35                       |       |
|                              |                                 | Low, OPTION, ILIM3                                               |                            |     | 0.4                        |       |
| PGD_IN Logic-Input Threshold |                                 | PGD_IN, rising edge, hysteresis = 65mV                           | 0.3 x<br>V <sub>DDIO</sub> |     | 0.7 x<br>V <sub>DDIO</sub> | V     |

**Note 3:** When the inductor is in continuous conduction, the output voltage has a DC regulation level lower than the error-comparator threshold by 50% of the ripple. In discontinuous conduction, the output voltage has a DC regulation level higher than the error-comparator threshold by 50% of the ripple. The core SMPSs have an integrator that corrects for this error. The NB SMPS has an offset determined by the ILIM3 pin, and a -6.5mV/A load line.

Note 4: Production testing limitations due to package handling require relaxed maximum on-resistance specifications for the TQFN package.

**Note 5:** Specifications to  $T_A = -40^{\circ}$ C to  $+105^{\circ}$ C are guaranteed by design, not production tested.



Figure 1. Timing Definitions Used in the Electrical Characteristics

## **Typical Operating Characteristics**

(Circuit of Figure 2,  $V_{IN}$  = 12V,  $V_{DD}$  =  $V_{CC}$  = 5V,  $V_{DDIO}$  = 2.5V,  $T_A$  = +25°C, unless otherwise noted.)



/N/IXI/N

**MAX17480** 



1991 1994 1997

TRANSCONDUCTANCE (µS)

OUTPUT VOLTAGE (V)

1.201

**Typical Operating Characteristics (continued)** 

/N/IXI/N

PEAK CURRENT LIMIT (A)

## **Typical Operating Characteristics (continued)**

(Circuit of Figure 2,  $V_{IN}$  = 12V,  $V_{DD}$  =  $V_{CC}$  = 5V,  $V_{DDIO}$  = 2.5V,  $T_A$  = +25°C, unless otherwise noted.)



## **Typical Operating Characteristics (continued)**

(Circuit of Figure 2,  $V_{IN}$  = 12V,  $V_{DD}$  =  $V_{CC}$  = 5V,  $V_{DDIO}$  = 2.5V,  $T_A$  = +25°C, unless otherwise noted.)









## **Typical Operating Characteristics (continued)**

(Circuit of Figure 2,  $V_{IN}$  = 12V,  $V_{DD}$  =  $V_{CC}$  = 5V,  $V_{DDIO}$  = 2.5V,  $T_A$  = +25°C, unless otherwise noted.)







**MAX17480** 

Pin Description

| PIN  | NAME   |                                                                                 | FUN                                                | ICTION                                                                              |                                                                                        |
|------|--------|---------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 1    | ILIM12 | times the voltage betwe                                                         | en TIME and ILIM over a<br>reshold voltage in skip | 0.2V to 1.0V range of V                                                             |                                                                                        |
|      |        |                                                                                 |                                                    |                                                                                     | S3. The I <sub>LX3MIN</sub> minimum<br>ng positive current-limit                       |
| 2    | ILIM3  | ILIM3                                                                           | I <sub>LX3PK</sub> (A)                             | ]                                                                                   |                                                                                        |
|      |        | Vcc                                                                             | 5.25                                               | ]                                                                                   |                                                                                        |
|      |        | GND                                                                             | 4.25                                               | ]                                                                                   |                                                                                        |
| 3, 4 | IN3    | Internal High-Side MOSF<br>ceramic capacitor close                              |                                                    | SMPS3. Bypass to PGN                                                                | ID with a 10µF or greater                                                              |
| 5, 6 | LX3    | Inductor Connection for                                                         | SMPS3. Connect LX3 to t                            | the switched side of the                                                            | inductor.                                                                              |
| 7    | BST3   |                                                                                 | Connection for SMPS3. Ang the time the low-side    |                                                                                     | en V <sub>DD</sub> and BST3 charges                                                    |
| 8    | SHDN   | startup, the output volta<br>of 1mV/µs. In shutdown,<br>the core SMPSs and thro | ge is ramped up to the ve                          | oltage set by the SVC a<br>ged using a 20 $\Omega$ switch<br>a northbridge SMPS.    | ax shutdown state. During<br>nd SVD inputs at a slew rate<br>through the CSN_ pins for |
| 0    | ONDIN  | 0                                                                               | 0                                                  | 1.1                                                                                 | _                                                                                      |
|      |        | 0                                                                               | 1                                                  | 1.0                                                                                 | -                                                                                      |
|      |        | 1                                                                               | 0                                                  | 0.9                                                                                 | -                                                                                      |
|      |        | 1                                                                               | 1                                                  | 0.8                                                                                 | -                                                                                      |
|      |        | L                                                                               | he boot VID when PWRG                              |                                                                                     | L<br>tored boot VID is cleared                                                         |
| 9    | OUT3   | Feedback Input for SMP shut down.                                               | S3. A 20 $\Omega$ discharge FET                    | T is enabled from OUT3                                                              | to PGND when SMPS3 is                                                                  |
| 10   | AGND   | Analog Ground                                                                   |                                                    |                                                                                     |                                                                                        |
| 11   | SVD    | Serial VID Data                                                                 |                                                    |                                                                                     |                                                                                        |
| 12   | SVC    | Serial VID Clock                                                                |                                                    |                                                                                     |                                                                                        |
| 13   | VDDIO  | CPU I/O Voltage (1.8V or                                                        | 1.5V). Logic thresholds f                          | or SVD and SVC are rela                                                             | tive to the voltage at $V_{DDIO}$ .                                                    |
| 14   | GNDS2  | internally connects to a compensating for voltage                               |                                                    | ifier that fine tunes the o<br>ground to the load groun<br>d-mode operation (unifie | output voltage-                                                                        |

## Pin Description (continued)

| PIN | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|     |        | Output of the Voltage-Positioning Transconductance Amplifier for SMPS2. The RC network between this pin and the positive side of the remote-sensed output voltage sets the transient AC droop:                                                                                                                                                                                                         |  |  |  |  |  |
| 15  | FBAC2  | $R_{DROOP\_AC2} = \frac{R_{FBAC2} \times R_{FBDC2}}{R_{FBAC2} + R_{FBDC2} + R_{FB2} \parallel Z_{CFB2}} \times R_{SENSE2} \times G_{m(FBAC2)}$                                                                                                                                                                                                                                                         |  |  |  |  |  |
|     |        | where $R_{DROOP\_AC2}$ is the transient (AC) voltage-positioning slope that provides an acceptable trade-off between stability and load-transient response, $G_{m(FBAC2)} = 2mS$ (typ), and $R_{SENSE2}$ is the value of the current-sense element that is used to provide the (CSP2, CSN2) current-sense voltage, $Z_{CFB2}$ is the impedance of $C_{FB2}$ , and FBAC2 is high impedance in shutdown. |  |  |  |  |  |
|     |        | Feedback-Sense Input for SMPS2. Connect a resistor $R_{FBDC2}$ between FBDC2 and the positive side of the feedback remote sense, and a capacitor from FBAC2 to couple the AC ripple from FBAC2 to FBDC2. An integrator on FBDC2 corrects for output ripple and ground-sense offset.                                                                                                                    |  |  |  |  |  |
| 16  | FBDC2  | To enable a DC load-line less than the AC load-line, add a resistor from FBAC2 to FBDC2.                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|     |        | To enable a DC load-line equal to the AC load-line, short FBAC2 to FBDC2. See the <i>Core Steady-State Voltage Positioning (DC Droop</i> ) section.                                                                                                                                                                                                                                                    |  |  |  |  |  |
|     |        | FBDC2 is high impedance in shutdown.                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 17  | CSN2   | Negative Current-Sense Input for SMPS2. Connect to the negative side of the output current-sensing resistor or the filtering capacitor if the DC resistance of the output inductor is utilized for current sensing.                                                                                                                                                                                    |  |  |  |  |  |
|     |        | A 20 $\Omega$ discharge FET is enabled from CSN2 to PGND when the SMPS2 is shut down.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 18  | CSP2   | Positive Current-Sense Input for SMPS2. Connect to the positive side of the output current-sensing resistor or the filtering capacitor if the DC resistance of the output inductor is utilized for current sensing.                                                                                                                                                                                    |  |  |  |  |  |
|     |        | System Power-Good Input                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|     |        | PGD_IN is low when SHDN first goes high. The MAX17480 decodes the two SVI bits to determine the boot voltage. The SVI bits can be changed dynamically during this time while PGD_IN remains low and PWRGD is still low.                                                                                                                                                                                |  |  |  |  |  |
| 19  | PGD_IN | PGD_IN goes high after the MAX17480 reaches the boot voltage. This indicates that the SVI block is active, and the MAX17480 starts to respond to the SVI commands. The MAX17480 <b>stores</b> the boot VID when PWRGD first goes high. The stored boot VID is cleared by rising SHDN.                                                                                                                  |  |  |  |  |  |
|     |        | After PGD_IN has gone high, if at any time PGD_IN goes low, the MAX17480 regulates to the previously stored boot VID. The slew rate during this transition is set by the resistor between the TIME and GND pins. PWRGD follows the blanking for normal VID transition.                                                                                                                                 |  |  |  |  |  |
|     |        | The subsequent rising edge of PGD_IN does not change the stored VID.                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |

**MAX17480** 

\_Pin Description (continued)

| PIN | NAME            | NAME FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 20  | PWRGD           | Open-Drain Power-Good Output. PWRGD is the wired-OR open-drain output of all three SMPS<br>outputs.<br>PWRGD is forced high impedance whenever the slew-rate controller is active (output voltage<br>transitions).<br>During startup, PWRGD is held low for an additional 20µs after the MAX17480 reaches the startup<br>boot voltage set by the SVC and SVD pins. The MAX17480 stores the boot VID when PWRGD first<br>goes high. The stored boot VID is cleared by rising SHDN.<br>PWRGD is forced low in shutdown.<br>When SMPS is in pulse-skipping mode, the upper PWRGD threshold comparator for the respective<br>SMPS is blanked during a downward VID transition. The upper PWRGD threshold comparator is re-<br>enabled once the output is in regulation (Figure 6). |  |  |  |  |  |  |
| 21  | DH2             | SMPS2 High-Side Gate-Driver Output. DH2 swings from LX2 to BST2. Low in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 22  | LX2             | SMPS2 Inductor Connection. LX2 is the internal lower supply rail for the DH2 high-side gate driver.<br>Also used as an input to SMPS2's zero-crossing comparator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 23  | BST2            | Boost Flying Capacitor Connection for the DH2 High-Side Gate Driver. An internal switch between $V_{DD}$ and BST2 charges the flying capacitor during the time the low-side FET is on.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 24  | DL2             | SMPS2 Low-Side Gate-Driver Output. DL2 swings from GND2 to V <sub>DD</sub> . DL2 is forced low in shute DL2 is also forced high when an output overvoltage fault is detected. DL2 is forced low in ski mode after an inductor current zero crossing (GND2 - LX2) is detected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| 25  | V <sub>DD</sub> | Supply Voltage Input for the DL_ Drivers. V <sub>DD</sub> is also the supply voltage used to internally recharge the BST_ flying capacitors during the off-time. Connect V <sub>DD</sub> to the 4.5V to 5.5V system supply voltage. Bypass V <sub>DD</sub> to GND with a 2.2 $\mu$ F or greater ceramic capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 26  | DL1             | SMPS1 Low-Side Gate-Driver Output. DL1 swings from GND1 to V <sub>DD</sub> . DL1 is forced low in shutdown. DL1 is also forced high when an output overvoltage fault is detected. DL1 is forced low in skip mode after an inductor current zero crossing (GND1 - LX1) is detected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 27  | BST1            | Boost Flying Capacitor Connection for the DH1 High-Side Gate Driver. An internal switch between $V_{DD}$ and BST1 charges the flying capacitor during the time the low-side FET is on.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 28  | LX1             | SMPS1 Inductor Connection. LX1 is the internal lower supply rail for the DH1 high-side gate driver.<br>Also used as an input to SMPS1's zero-crossing comparator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 29  | DH1             | SMPS1 High-Side Gate-Driver Output. DH1 swings from LX1 to BST1. Low in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 30  | VRHOT           | Active-Low Open-Drain Output of Internal Comparator. VRHOT is pulled low when the voltage at THRM goes below 1.5V (30% of V <sub>CC</sub> ). VRHOT is high impedance in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 31  | THRM            | Input of Internal Comparator. Connect the output of a resistor- and thermistor-divider (between $V_{CC}$ and GND) to THRM. Select the components so the voltage at THRM falls below 1.5V (30% of $V_{CC}$ at the desired high temperature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 32  | V <sub>CC</sub> | Controller Supply Voltage. Connect to a 4.5V to 5.5V source. Bypass to GND with a 1 $\mu$ F minimum capacitor. A V <sub>CC</sub> UVLO event that occurs while the IC is functioning is latched, and can only be cleared by cycling V <sub>CC</sub> power or by toggling SHDN.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |

## Pin Description (continued)

| PIN | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                     |                                                                                                        |                                                                      |                                                                           |  |  |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|
| 33  | CSP1   | Positive Current-Sense Input for SMPS1. Connect to the positive side of the output current-sensing resistor or the filtering capacitor if the DC resistance of the output inductor is utilized for current sensing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                     |                                                                                                        |                                                                      |                                                                           |  |  |
| 34  | CSN1   | Negative Current-Sense Input for SMPS1. Connect to the negative side of the output current-sensing resistor or the filtering capacitor if the DC resistance of the output inductor is utilized for current sensing. A $20\Omega$ discharge FET is enabled from CSN1 to PGND when the SMPS1 is shut down.                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                     |                                                                                                        |                                                                      |                                                                           |  |  |
| 35  | FBDC1  | <ul> <li>Feedback Sense Input for SMPS1. Connect a resistor R<sub>FBDC1</sub> between FBDC1 and the positive side of the feedback remote sense, and a capacitor from FBAC1 to couple the AC ripple from FBAC1 to FBDC1. An integrator on FBDC1 corrects for output ripple and ground-sense offset.</li> <li>To enable a DC load-line less than the AC load-line, add a resistor from FBAC1 to FBDC1.</li> <li>To enable a DC load-line equal to the AC load-line, short FBAC1 to FBDC1. See the <i>Core Steady-State Voltage Positioning (DC Droop)</i> section.</li> <li>FBDC1 is high impedance in shutdown.</li> </ul>                                                                                                                              |                                                                                                     |                                                                                                        |                                                                      |                                                                           |  |  |
| 36  | FBAC1  | Output of the AC Voltage-Positioning Transconductance Amplifier for SMPS1. The RC network between this pin and the positive side of the remote-sensed output voltage sets the transient AC droop:<br>$R_{DROOP\_AC1} = \frac{R_{FBAC1} \times R_{FBDC1}}{R_{FBAC1} + R_{FBDC1} + R_{FB1} \parallel Z_{CFB1}} \times R_{SENSE1} \times G_{m(FBAC1)}$ where $R_{DROOP\_AC1}$ is the transient (AC) voltage-positioning slope that provides an acceptable trade-off between stability and load-transient response, $G_{m(FBAC1)} = 2mS$ (typ), $R_{SENSE1}$ is the value of the current-sense element that is used to provide the (CSP1, CSN1) current-sense voltage, $Z_{CFB1}$ is the impedance of $C_{FB1}$ , and FBAC1 is high impedance in shutdown. |                                                                                                     |                                                                                                        |                                                                      |                                                                           |  |  |
| 37  | GNDS1  | SMPS1 Remote Ground-Sense Input. Normally connected to GND directly at the load. GNDS1 internally connects to a transconductance amplifier that fine tunes the output voltage—compensating for voltage drops from the SMPS ground to the load ground. Connect GNDS1 or GNDS2 above 0.9V combined-mode operation (unified core). When GNDS1 is pulled above 0.9V, GNDS2 is used as the remote ground-sense input.                                                                                                                                                                                                                                                                                                                                       |                                                                                                     |                                                                                                        |                                                                      |                                                                           |  |  |
|     |        | Four-Level Input to E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | nable Offset and                                                                                    | d Change Core SMP                                                                                      | S Address                                                            |                                                                           |  |  |
|     |        | OPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OFFSET<br>ENABLED                                                                                   | SMPS1<br>ADDRESS                                                                                       | SMPS2<br>ADDRESS                                                     | ]                                                                         |  |  |
|     |        | Vcc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                   | BIT 1 (VDD0)                                                                                           | BIT 2 (VDD1)                                                         | 1                                                                         |  |  |
|     |        | 3.3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                   | BIT 2 (VDD1)                                                                                           | BIT 1 (VDD0)                                                         |                                                                           |  |  |
|     |        | 2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                                                                   | BIT 1 (VDD0)                                                                                           | BIT 2 (VDD1)                                                         |                                                                           |  |  |
| 38  | OPTION | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                   | BIT 2 (VDD1)                                                                                           | BIT 1 (VDD0)                                                         |                                                                           |  |  |
|     |        | load line. An externative the PSI_L bit to 0 three                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _IN goes high. T<br>al resistor at FBE<br>bugh the serial in<br>TION level also<br>DD0 refers to CO | This configuration is<br>DC_ sets the load-lir<br>nterface.<br>allows core SMPS1<br>RE0, and VDD1 refe | intended for applica<br>ne. The offset can be<br>and SMPS2 to take c | ations that implement a<br>e disabled by setting<br>on either the VDD0 or |  |  |

|     | Pin Description (continue |                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|-----|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PIN | NAME                      | FUNCTION                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|     |                           | Oscillator Adjustment Input. Connect a resistor (R <sub>OSC</sub> ) between OSC and GND to set the switching frequency (per phase):                                                                                                                                                                                                                        |  |  |  |  |  |
|     |                           | $f_{OSC} = 300 \text{kHz} \times 143 \text{k}\Omega/\text{R}_{OSC}$                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 39  | OSC                       | A 71.4k $\Omega$ to 432k $\Omega$ resistor corresponds to switching frequencies of 600kHz to 100kHz, respectively, for SMPS1 and SMPS2. SMPS3 runs at twice the programmed switching frequency. Switching frequency selection is limited by the minimum on-time. See the Core Switching Frequency description in the <i>SMPS Design Procedure</i> section. |  |  |  |  |  |
|     |                           | Slew-Rate Adjustment Pin. The total resistance $R_{TIME}$ from TIME to GND sets the internal slew rate:<br>PWM slew rate = (6.25mV/µs) x (143k $\Omega/R_{TIME}$ )<br>where $R_{TIME}$ is between 35.7k $\Omega$ and 357k $\Omega$ .                                                                                                                       |  |  |  |  |  |
| 40  | TIME                      | This slew rate applies to both upward and downward VID transitions, and to the transition from boot mode to VID mode. Downward VID transition slew rate in skip mode can appear slower because the output transition is not forced by the SMPS.<br>The slew rate for startup is fixed at 1mV/µs.                                                           |  |  |  |  |  |
| EP  | PGND                      | Exposed Pad. Power ground connection and source connection of the internal low-side MOSFET.                                                                                                                                                                                                                                                                |  |  |  |  |  |

| COMPONENT                                                                     | V <sub>IN</sub> = 7V TO 24V,<br>V <sub>OUT1</sub> = V <sub>OUT2</sub> = 1.0V TO<br>1.3V, 18A PER PHASE | V <sub>IN3</sub> = 5V,<br>V <sub>OUT3</sub> = 1.0V TO 1.3V,<br>4A                    | V <sub>IN</sub> = 4.5V TO 14V,<br>V <sub>OUT1</sub> = V <sub>OUT2</sub> = 1.0V TO<br>1.3V, 18A PER PHASE | V <sub>IN3</sub> = 3.3V,<br>V <sub>OUT3</sub> = 1.0V TO 1.3V,<br>4A |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Mode                                                                          | Separate, 2-phase mobile<br>(GNDS1 = GNDS2 = low)                                                      | _                                                                                    | Separate, 2-phase mobile<br>(GNDS1 = GNDS2 = low)                                                        | _                                                                   |
| Switching<br>Frequency                                                        | 300kHz                                                                                                 | 600kHz                                                                               | 500kHz                                                                                                   | 1MHz                                                                |
| C <sub>IN</sub> _ Input<br>Capacitor                                          | (2) 10µF, 25V<br>Taiyo Yuden<br>TMK432BJ106KM                                                          | (1) 10µF, 6.3V<br>TDK C2012X5R0J106M<br>Taiyo Yuden<br>JMK212BJ106M                  | (2) 10µF, 16V<br>Taiyo Yuden<br>TMK432BJ106KM                                                            | (1) 10µF, 6.3V<br>TDK C2012X5R0J106M<br>Taiyo Yuden<br>JMK212BJ106M |
| C <sub>OUT</sub> _Output<br>Capacitor                                         | (2) 330μF, 2V, 6mΩ,<br>low-ESR capacitor<br>Panasonic EEFSX0D331XE<br>SANYO 2TPE330M6                  | (1) 220μF, 2V, 6mΩ,<br>low-ESR capacitor<br>Panasonic EEFSD0D221R<br>SANYO 2TPE220M6 | (2) 220μF, 2V, 6mΩ,<br>low-ESR capacitor<br>Panasonic EEFSD0D221R<br>SANYO 2TPE220M6                     | (1) 47µF, ceramic<br>capacitor                                      |
| N <sub>H</sub> _ High-Side<br>MOSFET                                          | (1) Vishay/Siliconix<br>SI7634DP                                                                       | None                                                                                 | (1) International Rectifier<br>IRF7811W                                                                  | None                                                                |
| N <sub>L</sub> _ Low-Side<br>MOSFET                                           | (2) Vishay/Siliconix<br>SI7336ADP                                                                      | None                                                                                 | (2) Vishay/Siliconix<br>SI7336ADP                                                                        | None                                                                |
| D <sub>L</sub> _Schottky<br>Rectifier<br>(if needed)                          | 3A, 40V Schottky diode<br>Central Semiconductor<br>CMSH3-40                                            | None                                                                                 | 3A, 40V Schottky diode<br>Central Semiconductor<br>CMSH3-40                                              | None                                                                |
| L_ Inductor 0.45μH, 21A, 1.1mΩ<br>power inductor<br>Panasonic<br>ETQP4LR45WFC |                                                                                                        | 1.5μH, 5A, 21mΩ<br>power inductor<br>NEC/Tokin<br>MPLCH0525LIR5<br>Toko FDV0530-1R5M | 0.36μH, 21A, 1.1mΩ<br>power inductor<br>Panasonic<br>ETQP4LR36WFC                                        | 0.6μH, 4.95A, 16mΩ<br>power inductor<br>Sumida CDR6D23MN            |

#### **Table 1. Component Selection for Standard Applications**

**Note:** Mobile applications should be designed for separate mode operation. Component selection is dependent on AMD CPU AC and DC specifications.

## **Table 2. Component Suppliers**

| MANUFACTURER                | WEBSITE                  |  |  |
|-----------------------------|--------------------------|--|--|
| AVX Corporation             | www.avxcorp.com          |  |  |
| BI Technologies             | www.bitechnologies.com   |  |  |
| Central Semiconductor Corp. | www.centralsemi.com      |  |  |
| Fairchild Semiconductor     | www.fairchildsemi.com    |  |  |
| International Rectifier     | www.irf.com              |  |  |
| KEMET Corp.                 | www.kemet.com            |  |  |
| NEC TOKIN America, Inc.     | www.nec-tokinamerica.com |  |  |
| Panasonic Corp.             | www.panasonic.com        |  |  |

## Standard Application Circuit

The MAX17480 standard application circuit (Figure 2) generates two independent 18A outputs and one 4A

| MANUFACTURER             | WEBSITE               |
|--------------------------|-----------------------|
| Pulse Engineering        | www.pulseeng.com      |
| Renesas Technology Corp. | www.renesas.com       |
| SANYO Electric Co., Ltd. | www.sanyodevice.com   |
| Siliconix (Vishay)       | www.vishay.com        |
| Sumida Corp.             | www.sumida.com        |
| Taiyo Yuden              | www.t-yuden.com       |
| TDK Corp.                | www.component.tdk.com |
| TOKO America, Inc.       | www.tokoam.com        |

output for AMD mobile CPU applications. See Table 1 for component selections. Table 2 lists the component manufacturers.



**MAX17480** 



Figure 2. Griffin/Puma Standard Application Circuit



Figure 3. Caspian/Tigris Standard Application Circuit



M/IXI/M

## **Detailed Description**

The MAX17480 consists of a dual fixed-frequency PWM controller with external switches that generate the supply voltage for two independent CPU cores and one low-input-voltage internal switch SMPS for the separate NB SMPS. The CPU core SMPSs can be configured as independent outputs, or as a combined output by connecting the GNDS1 or GNDS2 pin-strap high (GNDS1 or GNDS2 pulled to 1.5V to 1.8V, which are the respective voltages for DDR3 and DDR2).

All three SMPSs can be programmed independently to any voltage in the VID table (see Table 4) using the serial VID interface (SVI). The CPU is the SVI bus master, while the MAX17480 is the SVI slave. Voltage transitions are commanded by the CPU as a single step command from one VID code to another. The MAX17480 slews the SMPS outputs at the slew rate programmed by the external RTIME resistor during VID transitions and the transition from boot mode to VID mode.

During startup, the MAX17480 SMPSs are always in pulse-skipping mode. After exiting the boot mode, the individual PSI\_L bit sets the respective SMPS into pulse-skipping mode or forced-PWM mode, depending on the system power state, and adds the +12.5mV off-set for core supplies if enabled by the OPTION pin. In combined mode, the PSI\_L bit adds the +12.5mV offset if enabled by the OPTION pin, and switches from 1-phase pulse-skipping mode to 2-phase PWM mode. Figure 4 is the MAX17480 functional diagram.

#### +5V Bias Supply (V<sub>CC</sub>, V<sub>DD</sub>)

The MAX17480 requires an external 5V bias supply in addition to the battery. Typically, this 5V bias supply is the notebook's main 95%-efficient 5V system supply. Keeping the bias supply external to the IC improves efficiency and eliminates the cost associated with the 5V linear SMPS that would otherwise be needed to supply the PWM circuit and gate drivers.

The 5V bias supply powers both the PWM controller and internal gate-drive power, so the maximum current drawn is:

 $I_{BIAS} = I_{CC} + f_{SW}_{CORE}Q_{G}_{CORE} + f_{SW}_{NB}Q_{G}_{NB} = 50 \text{mA to } 70 \text{mA} (typ)$ 

where I<sub>CC</sub> is provided in the *Electrical Characteristics* table,  $f_{SW\_CORE}$  and  $f_{SW\_NB}$  are the respective core and NB SMPS switching frequencies,  $Q_{G\_CORE}$  is the

gate charge of the external MOSFETs as defined in the MOSFET data sheets, and  $Q_{G_NB}$  is approximately 2nC. If the +5V bias supply is powered up prior to the battery supply, the enable signal (SHDN going from low to high) must be delayed until the battery voltage is present to ensure startup.

#### **Switching Frequency (OSC)**

Connect a resistor (R<sub>OSC</sub>) between OSC and GND to set the switching frequency (per phase):

#### $f_{SW} = 300 \text{kHz} \times 143 \text{k}\Omega/\text{R}_{OSC}$

A 71.4k $\Omega$  to 432k $\Omega$  resistor corresponds to switching frequencies of 600kHz to 100kHz, respectively, for the core SMPSs, and 1.2MHz to 200kHz for the NB SMPS. Highfrequency (600kHz) operation for the core SMPS optimizes the application for the smallest component size, trading off efficiency due to higher switching losses. This might be acceptable in ultra-portable devices where the load currents are lower and the controller is powered from a lower voltage supply. Low-frequency (100kHz) operation offers the best overall efficiency at the expense of component size and board space.

The NB SMPS runs at twice the switching frequency of the core SMPSs. The low power of the NB rail allows for higher switching frequencies with little impact on the overall efficiency.

Minimum on-time (t<sub>ON(MIN)</sub>) must be taken into consideration when selecting a switching frequency. See the Core Switching Frequency description in the *SMPS Design Procedure* section.

#### **Interleaved Multiphase Operation**

The MAX17480 interleaves both core SMPSs' phases resulting in 180° out-of-phase operation that minimizes the input and output filtering requirements, reduces electromagnetic interference (EMI), and improves efficiency. The high-side MOSFETs do not turn on simultaneously during normal operation. The instantaneous input current is effectively reduced by the number of active phases, resulting in reduced input-voltage ripple, effective series resistance (ESR) power loss, and RMS ripple current (see the *Core Input Capacitor Selection* section). Therefore, the controller achieves high performance while minimizing the component count—which reduces cost, saves board space, and lowers component power requirements—making the MAX17480 ideal for high-power, cost-sensitive applications.

#### Transient Phase Repeat

When a transient occurs, the output voltage deviation depends on the controller's ability to quickly detect the transient and slew the inductor current. A fixed-frequency controller typically responds only when a clock edge occurs, resulting in a delayed transient response. To minimize this delay time, the MAX17480 includes enhanced transient detection and transient phase repeat capabilities. If the controller detects that the output voltage has dropped by 41mV, the transient detection comparator immediately retriggers the phase that completed its on-time last. The controller triggers the subsequent phases as normal, on the appropriate oscillator edges. This effectively triggers a phase a full cycle early, increasing the total inductor-current slew rate and providing an immediate transient response.

#### **Core SMPS Feedback Adjustment Amplifiers**

The MAX17480 provides an FBAC and FBDC pin for each SMPS to allow for flexible AC and DC droop settings. FBAC is the output of an internal transconductance amplifier that outputs a current proportional to the current-sense signal. FBDC is the feedback input that is compared against the internal target. Place resistors and capacitors at the FBAC and FBDC pins as shown in Figure 5. With this configuration, the DC droop is always less than or equal to the AC droop.



Figure 5. Core SMPS Feedback Connection

*Core Steady-State Voltage Positioning (DC Droop)* FBDC is the feedback input to the error amplifier. Based on the configuration in Figure 5, the core SMPS output voltage is given by:

$$V_{OUT} = V_{TARGET} - \frac{R_{FBDC} \times R_{FBAC}}{R_{FBAC} + R_{FBDC} + R_{FB}} \times I_{FBAC}$$

where the target voltage (VTARGET) is defined in the *Nominal Output-Voltage Selection* section, and the FBAC amplifier's output current (IFBAC) is determined by each phase's current-sense voltage:

#### $I_{FBAC} = G_{m(FBAC)}V_{CS}$

where V<sub>CS</sub> = V<sub>CSP</sub> - V<sub>CSN</sub> is the differential current-sense voltage, and G<sub>m(FBAC)</sub> is typically 2mS as defined in the *Electrical Characteristics* table. DC droop is typically used together with the +12.5mV offset feature to keep within the DC tolerance window of the application. See the *Offset and Address Change for Core SMPSs (OPTION)* section. The ripple voltage on FBDC must be less than the -33mV (max) transient phase repeat threshold:

$$\frac{\frac{H_{FBAC}}{R_{FBAC} + R_{FBDC} + R_{FB}} \Delta I_{L}R_{SENSE}G_{m(FBAC)}R_{FBDC} + \Delta I_{L}R_{ESR}}{2} \leq 33 \text{mV}$$

$$R_{FBDC} \leq \frac{(66 \text{mV} - \Delta I_{L}R_{ESR})(R_{FBAC} + R_{FB})}{R_{FBAC}\Delta I_{L}R_{SENSE}G_{m(FBAC)} - 66 \text{mV}}$$

where  $\Delta I_L$  is the inductor ripple current, RESR is the effective output ESR at the remote sense point, RSENSE is the current-sense element, and G<sub>m(FBAC)</sub> is 2.06mS (max) as defined in the *Electrical Characteristics* table. The worst-case inductor ripple occurs at the maximum input-voltage and maximum output-voltage conditions:

$$\Delta I_{L(MAX)} = \frac{V_{OUT(MAX)} \left( V_{IN(MAX)} - V_{OUT(MAX)} \right)}{V_{IN(MAX)} f_{SW} L}$$

To make the DC and AC load-lines the same, directly short FBAC to FBDC.

To disable DC voltage positioning, remove  $\mathsf{R}_{\mathsf{FB}},$  which connects FBAC to FBDC.

#### Core Transient Voltage-Positioning Amplifier (AC Droop)

Each of the MAX17480 core supply SMPSs includes one transconductance amplifier for voltage positioning. The amplifiers' inputs are generated by summing their respective current-sense inputs, which differentially sense the voltage across either current-sense resistor or the inductor's DCR.

The voltage-positioning droop amplifier's output (FBAC) connects to the remote-sense point of the output through an RC network that sets each phase's AC voltage-positioning gain:

$$V_{OUT} = V_{TARGET} - \frac{R_{FBAC} \times R_{FBDC}}{R_{FBAC} + R_{FBDC} + R_{FB} \parallel Z_{CFB}} I_{FBDC}$$

where the target voltage (V<sub>TARGET</sub>) is defined in the *Nominal Output-Voltage Selection* section, Z<sub>CFB</sub> is the effective impedance of C<sub>FB</sub>, and the FBAC amplifier's output current (I<sub>FBAC</sub>) is determined by each phase's current-sense voltage:



# **MAX17480**

# AMD 2-/3-Output Mobile Serial VID Controller

## $I_{FBAC} = G_{m(FBAC)}V_{CS}$

where  $V_{CS} = V_{CSP} - V_{CSN}$  is the differential currentsense voltage, and  $G_{m(FBAC)}$  is 2.06mS (max) as defined in the *Electrical Characteristics* table.

AC droop is required for stable operation of the MAX17480. A minimum of 1.5mV/A is recommended. AC droop must not be disabled.

#### Core Differential Remote Sense

The MAX17480 controller includes independent differential, remote-sense inputs for each CPU core to eliminate the effects of voltage drops along the PCB traces and through the processor's power pins. The feedback-sense (FBDC\_) input connects to the remote-sensed output through the resistance at FBDC\_ (RFBDC\_). The groundsense (GNDS\_) input connects to an amplifier that adds an offset directly to the target voltage, effectively adjusting the output voltage to counteract the voltage drop in the ground path. Connect the feedback-sense (FBDC\_) RFBDC\_ resistor and ground-sense (GNDS\_) input directly to the respective CPU core's remotesense outputs as shown in Figure 2.

GNDS1 and GNDS2 are dual-function pins. At power-on, the voltage levels on GNDS1 and GNDS2 configure the MAX17480 as two independent switching SMPSs, or one higher current 2-phase SMPS. Keep both GNDS1 and GNDS2 low during power-up to configure the MAX17480 in separate mode. Connect GNDS1 or GNDS2 to a voltage above 0.8V (typ) for combined-mode operation. In the AMD mobile system, this is automatically done by the CPU that is plugged into the socket that pulls GNDS1 or GNDS2 the V<sub>DDIO</sub> voltage level.

When GNDS1 is pulled high to indicate combinedmode operation, the remote ground sense is automatically switched to GNDS2. When GNDS2 is pulled high to indicate combined-mode operation, the remote ground sense is automatically switched to GNDS1. GNDS1 and GNDS2 do not dynamically switch in the real application. It is only switched when one CPU is removed (e.g., split-core CPU), and another is plugged in (e.g., combined-core CPU). This should not be done when the socket is "hot" (i.e., powered).

The MAX17480 checks the GNDS1 and GNDS2 levels at the time when the internal REFOK signal goes high, and latches the operating mode information (separate or combined mode). This latch is cleared by cycling the SHDN pin.

#### Core Integrator Amplifier

An internal integrator amplifier forces the DC average of the FBDC\_ voltage to equal the target voltage. This transconductance amplifier integrates the feedback voltage and provides a fine adjustment to the regulation voltage (Figure 4), allowing accurate DC output-voltage regulation regardless of the output ripple voltage.

The MAX17480 disables the integrator during downward VID transitions done in pulse-skipping mode. The integrator remains disabled until the transition is completed (the internal target settles) and the output is in regulation (edge detected on the error comparator).

The integrator amplifier can shift the output voltage by  $\pm 80$ mV (min). The maximum difference between transient AC droop and DC droop should not exceed  $\pm 80$ mV at the maximum allowed load current to guarantee proper DC output-voltage accuracy over the full load conditions.

#### **NB SMPS Feedback Adjustment Amplifiers**

**NB Steady-State Voltage Positioning (DC Droop)** The NB SMPS has a built-in load-line that is -5.5mV/A. The output peak voltage (V<sub>OUT3 PK+</sub>) is set to:

 $V_{OUT3\_PK} = V_{TARGET3} - 5.5mV/A \times (I_{LOAD3} + \frac{\Delta I_{L3}}{2})$  $\Delta I_{L3} = \frac{(V_{IN3} - V_{OUT3}) \times V_{OUT3}}{L_3 \times V_{IN3} \times f_{SW3}}$ 

where the target voltage ( $V_{TARGET3}$ ) is defined in the *Nominal Output-Voltage Selection* section, f<sub>SW3</sub> is the NB switching frequency, and I<sub>LOAD3</sub> is the output load current of the NB SMPS.

#### 2-Wire Serial Interface (SVC, SVD)

The MAX17480 supports the 2-wire, write-only, serialinterface bus as defined by the AMD serial VID interface specification. The serial interface is similar to the high-speed 3.4MHz I<sup>2</sup>C bus, but without the master mode sequence. The bus consists of a clock line (SVC) and a data line (SVD). The CPU is the bus master, and the MAX17480 is the slave. The MAX17480 serial interface works from 100kHz to 3.4MHz. In the AMD mobile application, the bus runs at 3.4MHz.

The serial interface is active only after PGD\_IN goes high in the startup sequence. The CPU sets the VID voltage of the three internal DACs and the PSI\_L bit through the serial interface.

During the startup sequence, the SVC and SVD inputs serve an alternate function to set the 2-bit boot VID for all three DACs while PWRGD is low.

MAX17480

## Nominal Output-Voltage Selection

#### Core SMPS Output Voltage

The nominal no-load output voltage (VTARGET) for each SMPS is defined by the selected voltage reference (VID DAC) plus the remote ground-sense adjustment (VGNDS) and the offset voltage (VOFFSET) as defined in the following equation:

## $V_{TARGET} = V_{EBDC} = V_{DAC} + V_{GNDS} + V_{OEESET}$

where VDAC is the selected VID voltage of the core SMPS DAC, VGNDS is the ground-sense correction voltage for core supplies, and VOFFSET is the +12.5mV offset enabled by the OPTION pin when the PSI\_L is set high for core supplies.

#### **NB SMPS Output Voltage**

The nominal output voltage (VTARGET) for the NB is defined by the selected voltage reference (VID DAC) plus the offset voltage (VOFFSET NB) as defined in the following equation:

#### VTARGET3 = VOUT3 = VDAC + VOFFSET NB

where V<sub>DAC</sub> is the selected VID voltage of the NB DAC, and VOFFSET NB is +12.5mV.

#### 7-Bit DAC

Boot Voltage

Inside the MAX17480 are three 7-bit digital-to-analog converters (DACs). Each DAC can be individually programmed to different voltage levels by the serial-interface bus. The DAC sets the target for the output voltage for the core and NB SMPSs. The available DAC codes and resulting output voltages are compatible with the AMD SVI (Table 4) specifications.

On startup, the MAX17480 slews the target for all three DACs from ground to the boot voltage set by the SVC and SVD pin-voltage levels. While the output is still below regulation, the SVC and SVD levels can be changed, and the MAX17480 sets the DACs to the new boot voltage. Once the programmed boot voltage is reached and PWRGD goes high, the MAX17480 stores the boot VID. Changes in the SVC and SVD settings do not change the output voltage once the boot VID is stored. When PGD\_IN goes high, the MAX17480 exits boot mode, and the three DACs can be independently set to any voltage in the VID table by the serial interface.

If PGD\_IN goes from high to low any time after the boot VID is stored, the MAX17480 sets all three DACs back to the voltage of the stored boot VID.

Table 3 is the boot voltage code table.

evn

evr

Table 3. Boot Voltage Code Table

| 340 | 370 | V <sub>OUT</sub> (V) |
|-----|-----|----------------------|
| 0   | 0   | 1.1                  |
| 0   | 1   | 1.0                  |
| 1   | 0   | 0.9                  |
| 1   | 1   | 0.8                  |

#### Core SMPS Offset

**BOOT VOLTAGE** 

A +12.5mV offset can be added to both core SMPS DAC voltages for applications that include DC droop. The offset is applied only after the MAX17480 exits boot mode (PGD\_IN going from low to high), and the MAX17480 enters the serial-interface mode. The offset is disabled when the PSI\_L bit is set, saving more power when the load is light.

The OPTION pin setting enables or disables the +12.5mV offset. Connect OPTION to OSC (2V) or GND to enable the offset. Keep OPTION connected to 3.3V or VCC to disable the offset. See the Offset and Address Change for Core SMPSs (OPTION) section.

#### NB SMPS Offset

The NB SMPS output has a -5.5mV/A load line. A +12.5mV offset is added to keep the output within regulation over the full load. See the Offset and Current-Limit Setting for NB SMPS (ILIM3) section.

#### **Output-Voltage Transition Timing**

#### SMPS Output-Voltage Transition

The MAX17480 performs positive voltage transitions in a controlled manner, automatically minimizing input surge currents. This feature allows the circuit designer to achieve nearly ideal transitions, guaranteeing just-intime arrival at the new output-voltage level with the lowest possible peak currents for a given output capacitance. The slew rate (set by resistor RTIMF) must be set fast enough to ensure that the transition is completed within the maximum allotted time for proper CPU operation. RTIME is between 35.7k $\Omega$  and 357k $\Omega$  for corresponding slew rates between 25mV/µs to 2.5mV/µs, respectively, for the SMPSs.

At the beginning of an output-voltage transition, the MAX17480 blanks both PWRGD comparator thresholds, preventing the PWRGD open-drain output from changing states during the transition. At the end of an upward VID transition, the controller enables both PWRGD thresholds approximately 20µs after the slew-rate controller reaches the target output voltage. At the end





Figure 6. VID Transition Timing

of a downward VID transition, the upper PWRGD threshold is enabled only after the output reaches the lower VID code setting. Figure 6 shows VID transition timing.

The MAX17480 automatically controls the current to the minimum level required to complete the transition in the calculated time. The slew-rate controller uses an internal capacitor and current source programmed by RTIME to transition the output voltage. The total transition time depends on RTIME, the voltage difference, and the accuracy of the slew-rate controller (CSLEW accuracy). The slew rate is not dependent on the total output capacitance, as long as the surge current is less than the current limit set by ILIM12 for the core SMPSs and ILIM3 for the NB SMPS. For all dynamic positive VID transitions or negative VID transitions in forced-PWM mode (PSI\_L set to 1), the transition time (tTRAN) is given by:

$$t_{TRAN} = \frac{\left[V_{NEW} - V_{OLD}\right]}{\left(dV_{TARGET}/dt\right)}$$

where  $dV_{TARGET}/dt = 6.25 \text{mV}/\mu \text{s} \times 143 \text{k}\Omega/\text{R}_{TIME}$  is the slew rate,  $V_{OLD}$  is the original output voltage, and  $V_{NEW}$  is the new target voltage. See the Slew-Rate Accuracy in the *Electrical Characteristics* table for slew-rate limits.

The output voltage tracks the slewed target voltage, making the transitions relatively smooth. The average inductor current per phase required to make an output voltage transition is:

$$I_{I} \cong C_{OUT} \times (dV_{TABGET}/dt)$$

where  $dV_{TARGET}/dt$  is the required slew rate and  $C_{OUT}$  is the total output capacitance of each phase.

If the SMPS is in a pulse-skipping mode (PSI\_L set to 0), the discharge rate of the output voltage during downward transitions is then dependent on the load current and total output capacitance for loads less than a minimum current, and dependent on the RTIME programmed slew rate for heavier loads. The critical load current (I<sub>LOAD(CRIT)</sub>) where the transition time is dependent on the load is:

$$I_{\text{LOAD}(\text{CRIT})} \cong C_{\text{OUT}} \times (dV_{\text{TARGET}}/dt)$$

For load currents less than  $\mathsf{I}_{\mathsf{LOAD}(\mathsf{CRIT})}$ , the transition time is:

$$t_{\text{TRAN}} \cong \frac{C_{\text{OUT}} \times dV_{\text{TARGET}}}{I_{\text{LOAD}}}$$

For soft-start, the controller uses a fixed slew rate of 1mV/ $\mu$ s. In shutdown, the outputs are discharged using a 20 $\Omega$  switch through the CSN\_ pins for the core SMPSs and through the OUT3 pin for the NB SMPS.

#### **Forced-PWM Operation**

After exiting the boot mode and if the PSI\_L bit is set to 1, the MAX17480 operates with the low-noise, forced-PWM control scheme. Forced-PWM operation disables the zero-crossing comparator, forcing the low-side gate-drive waveforms to constantly be the complement of the high-side gate-drive waveforms. This keeps the switching frequency constant and allows the inductor current to reverse under light loads, providing fast, accurate negative output-voltage transitions by quickly discharging the output capacitors.

Forced-PWM operation comes at a cost: the no-load +5V bias supply current remains between 50mA to 70mA,

depending on the external MOSFETs and switching frequency. To maintain high efficiency under light load conditions, the processor could switch the controller to a low-power pulse-skipping control scheme.

#### **Pulse-Skipping Operation**

During soft-start and in power-saving mode—when the PSI\_L bit is set to 0—the MAX17480 operates in pulseskipping mode. Pulse-skipping mode enables the driver's zero-crossing comparator, so the driver pulls its DL low when "zero" inductor current is detected (V<sub>GND</sub> - V<sub>LX</sub> = 0). This keeps the inductor from discharging the output capacitors and forces the controller to skip pulses under light load conditions to avoid overcharging the output.

In pulse-skipping operation, the controller terminates the on-time when the output voltage exceeds the feedback threshold **and** when the current-sense voltage exceeds the idle-mode current-sense threshold (VIDLE =  $0.15 \times V_{LIMIT}$  for the core SMPS and  $I_{LX3MIN} = 0.25 \times 10^{-10}$ ILX3PK setting for the NB SMPS). Under heavy load conditions, the continuous inductor current remains above the idle-mode current-sense threshold, so the on-time depends only on the feedback voltage threshold. Under light load conditions, the controller remains above the feedback voltage threshold, so the on-time duration depends solely on the idle-mode currentsense threshold, which is approximately 15% of the fullload peak current-limit threshold set by ILIM12 for the core SMPSs and 25% of the full-load peak current-limit threshold set by ILIM3 for the NB SMPS.

During downward VID transitions, the controller temporarily sets the OVP threshold of the SMPSs to 1.85V (typ), preventing false OVP faults. Once the error amplifier detects that the output voltage is in regulation, the OVP threshold tracks the selected VID DAC code.

Each SMPS can be individually set to operate in pulseskipping mode when its PSI\_L bit is set to 0, or set to operate in forced-PWM mode when its PSI\_L bit is set to 1.

When the core SMPSs are configured for combinedmode operation, core supplies operate in 1-phase pulse-skipping mode when  $PSI_L = 0$ , and core supplies are in 2-phase forced-PWM mode when  $PSI_L = 1$ .

#### Idle-Mode Current-Sense Threshold

The idle-mode current-sense threshold forces a lightly loaded SMPS to source a minimum amount of power with each on-time since the controller cannot terminate the on-time until the current-sense voltage exceeds the idle-mode current-sense threshold ( $V_{IDLE} = 0.15 \times V_{LIMIT}$  for the core SMPS and  $I_{LX3MIN} = 0.25 \times I_{LX3PK}$  setting for the NB SMPS). Since the zero-crossing comparator prevents the switching SMPS from sinking

current, the controller must skip pulses to avoid overcharging the output. When the clock edge occurs, if the output voltage still exceeds the feedback threshold, the controller does not initiate another on-time. This forces the controller to actually regulate the valley of the output voltage ripple under light load conditions.

#### Automatic Pulse-Skipping Crossover

In skip mode, the MAX17480 zero-crossing comparators are active. Therefore, an inherent automatic switchover to PFM takes place at light loads, resulting in a highly efficient operating mode. This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current's zero crossing. The driver's zero-crossing comparator senses the inductor current across the low-side MOSFET. Once VGND - VLX drops below the zero-crossing threshold, the driver forces DL low. This mechanism causes the threshold between pulse-skipping PFM and nonskipping PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation (also known as the critical conduction point). The load-current level at which the PFM/PWM crossover occurs, ILOAD(SKIP), is given by:

$$I_{LOAD(SKIP)} = \frac{V_{OUT} (V_{IN} - V_{OUT})}{2V_{IN} f_{SW} L}$$

The switching waveforms can appear noisy and asynchronous when light loading causes pulse-skipping operation, but this is a normal operating condition that results in high light-load efficiency. Trade-off in PFM noise vs. light-load efficiency is made by varying the inductor value. Generally, low inductor values produce a broader efficiency vs. load curve, while higher values result in higher full-load efficiency (assuming that the coil resistance remains fixed) and less output voltage ripple. Penalties for using higher inductor values include larger physical size and degraded load-transient response (especially at low input-voltage levels).

#### **Current Sense**

#### Core SMPS Current Sense

The output current of each phase is sensed differentially. A low offset voltage and high-gain differential current amplifier at each phase allows low-resistance currentsense resistors to be used to minimize power dissipation. Sensing the current at the output of each phase offers advantages, including less noise sensitivity, more accurate current sharing between phases, and the flexibility of using either a current-sense resistor or the DC resistance of the output inductor.

#### Table 4. Output-Voltage VID DAC Codes

| SVID[6:0] | OUTPUT<br>VOLTAGE<br>(V) | SVID[6:0] | OUTPUT<br>VOLTAGE<br>(V) | SVID[6:0] | OUTPUT<br>VOLTAGE<br>(V) | SVID[6:0] | OUTPUT<br>VOLTAGE<br>(V) |
|-----------|--------------------------|-----------|--------------------------|-----------|--------------------------|-----------|--------------------------|
| 000_0000  | 1.5500                   | 010_0000  | 1.1500                   | 100_0000  | 0.7500                   | 110_0000  | 0.3500                   |
| 000_0001  | 1.5375                   | 010_0001  | 1.1375                   | 100_0001  | 0.7375                   | 110_0001  | 0.3375                   |
| 000_0010  | 1.5250                   | 010_0010  | 1.1250                   | 100_0010  | 0.7250                   | 110_0010  | 0.3250                   |
| 000_0011  | 1.5125                   | 010_0011  | 1.1125                   | 100_0011  | 0.7125                   | 110_0011  | 0.3125                   |
| 000_0100  | 1.5000                   | 010_0100  | 1.1000                   | 100_0100  | 0.7000                   | 110_0100  | 0.3000                   |
| 000_0101  | 1.4875                   | 010_0101  | 1.0875                   | 100_0101  | 0.6875                   | 110_0101  | 0.2875                   |
| 000_0110  | 1.4750                   | 010_0110  | 1.0750                   | 100_0110  | 0.6750                   | 110_0110  | 0.2750                   |
| 000_0111  | 1.4625                   | 010_0111  | 1.0625                   | 100_0111  | 0.6625                   | 110_0111  | 0.2625                   |
| 000_1000  | 1.4500                   | 010_1000  | 1.0500                   | 100_1000  | 0.6500                   | 110_1000  | 0.2500                   |
| 000_1001  | 1.4375                   | 010_1001  | 1.0375                   | 100_1001  | 0.6375                   | 110_1001  | 0.2375                   |
| 000_1010  | 1.4250                   | 010_1010  | 1.0250                   | 100_1010  | 0.6250                   | 110_1010  | 0.2250                   |
| 000_1011  | 1.4125                   | 010_1011  | 1.0125                   | 100_1011  | 0.6125                   | 110_1011  | 0.2125                   |
| 000_1100  | 1.4000                   | 010_1100  | 1.0000                   | 100_1100  | 0.6000                   | 110_1100  | 0.2000                   |
| 000_1101  | 1.3875                   | 010_1101  | 0.9875                   | 100_1101  | 0.5875                   | 110_1101  | 0.1875                   |
| 000_1110  | 1.3750                   | 010_1110  | 0.9750                   | 100_1110  | 0.5750                   | 110_1110  | 0.1750                   |
| 000_1111  | 1.3625                   | 010_1111  | 0.9625                   | 100_1111  | 0.5625                   | 110_1111  | 0.1625                   |
| 001_0000  | 1.3500                   | 011_0000  | 0.9500                   | 101_0000  | 0.5500                   | 111_0000  | 0.1500                   |
| 001_0001  | 1.3375                   | 011_0001  | 0.9375                   | 101_0001  | 0.5375                   | 111_0001  | 0.1375                   |
| 001_0010  | 1.3250                   | 011_0010  | 0.9250                   | 101_0010  | 0.5250                   | 111_0010  | 0.1250                   |
| 001_0011  | 1.3125                   | 011_0011  | 0.9125                   | 101_0011  | 0.5125                   | 111_0011  | 0.1125                   |
| 001_0100  | 1.3000                   | 011_0100  | 0.9000                   | 101_0100  | 0.5000                   | 111_0100  | 0.1000                   |
| 001_0101  | 1.2875                   | 011_0101  | 0.8875                   | 101_0101  | 0.4875                   | 111_0101  | 0.0875                   |
| 001_0110  | 1.2750                   | 011_0110  | 0.8750                   | 101_0110  | 0.4750                   | 111_0110  | 0.0750                   |
| 001_0111  | 1.2625                   | 011_0111  | 0.8625                   | 101_0111  | 0.4625                   | 111_0111  | 0.0625                   |
| 001_1000  | 1.2500                   | 011_1000  | 0.8500                   | 101_1000  | 0.4500                   | 111_1000  | 0.0500                   |
| 001_1001  | 1.2375                   | 011_1001  | 0.8375                   | 101_1001  | 0.4375                   | 111_1001  | 0.0375                   |
| 001_1010  | 1.2250                   | 011_1010  | 0.8250                   | 101_1010  | 0.4250                   | 111_1010  | 0.0250                   |
| 001_1011  | 1.2125                   | 011_1011  | 0.8125                   | 101_1011  | 0.4125                   | 111_1011  | 0.0125                   |
| 001_1100  | 1.2000                   | 011_1100  | 0.8000                   | 101_1100  | 0.4000                   | 111_1100  | OFF                      |
| 001_1101  | 1.1875                   | 011_1101  | 0.7875                   | 101_1101  | 0.3875                   | 111_1101  | OFF                      |
| 001_1110  | 1.1750                   | 011_1110  | 0.7750                   | 101_1110  | 0.3750                   | 111_1110  | OFF                      |
| 001_1111  | 1.1625                   | 011_1111  | 0.7625                   | 101_1111  | 0.3625                   | 111_1111  | OFF                      |

Note: The NB SMPS output voltage has an offset of +12.5mV.

When using a current-sense resistor for accurate outputvoltage positioning, the circuit requires a differential RC filter to eliminate the AC voltage step caused by the equivalent series inductance (LESL) of the current-sense resistor (see Figure 7). The ESL-induced voltage step does not affect the average current-sense voltage, but results in a significant peak current-sense voltage error that results in unwanted offsets in the regulation voltage and early current-limit detection. Similar to the inductor DCR sensing method above, the RC filter's time constant should match the L/R time constant formed by the current-sense resistor's parasitic inductance:



MAX17480



Figure 7. Current-Sense Configurations

$$\frac{L_{ESL}}{R_{SENSE}} = R_{EQ}C_{SENSE}$$

where LESL is the equivalent series inductance of the current-sense resistor,  $R_{SENSE}$  is current-sense resistance value, and  $C_{SENSE}$  and  $R_{EQ}$  are the time-constant matching components.

Using the DC resistance (R<sub>DCR</sub>) of the output inductor allows higher efficiency. In this configuration, the initial tolerance and temperature coefficient of the inductor's DCR must be accounted for in the output-voltage droop-error budget and power monitor. This currentsense method uses an RC filtering network to extract the current information from the output inductor (see Figure 7). The time constant of the RC network should match the inductor's time constant (L/R<sub>DCR</sub>):

$$\frac{L}{R_{DCR}} = R_{EQ}C_{SENSE}$$

where  $C_{\mbox{SENSE}}$  and  $R_{\mbox{EQ}}$  are the time-constant matching components. To minimize the current-sense error due to

the current-sense inputs' bias current (ICSP and ICSN), choose R<sub>EQ</sub> less than  $2k\Omega$  and use the above equation to determine the sense capacitance (CSENSE). Choose capacitors with 5% tolerance and resistors with 1% tolerance specifications. Temperature compensation is recommended for this current-sense method. See the *Core Voltage Positioning and Loop Compensation* section for detailed information.

Additional  $R_{LX}$  and  $C_{LX}$  are always added between the LX\_ and CSP\_ pins if DCR sensing is used, and they provide additional overdrive to the current-sense signal to improve the noise immunity; otherwise, there might be too much jitter or the system could be unstable.

#### NB SMPS Current Sense

The NB current sense is achieved by sensing the voltage across the high-side internal MOSFET during the on-time. The current information is computed by dividing the sensed voltage by the MOSFET's on-resistance, RON(NH3).



#### Combined-Mode Current Balance

When the core SMPSs are configured in combined mode (GNDS1 or GNDS2 pulled to V<sub>DDIO</sub>), the MAX17480 current-mode architecture automatically forces the individual phases to remain current balanced. SMPS1 is the main voltage-control loop, and SMPS2 maintains the current balance between the phases. This control scheme regulates the peak inductor current of each phase, forcing them to remain properly balanced. Therefore, the average inductor current variation depends mainly on the variation in the currentsense element and inductance value.

#### Peak Current Limit

The MAX17480 current-limit circuit employs a fast peak inductor current-sensing algorithm. Once the current-sense signal of the SMPS exceeds the peak current-limit threshold, the PWM controller terminates the on-time. See the *Core Peak Inductor Current Limit (ILIM12)* section in the *Core SMPS Design Procedure* section.

#### Power-Up Sequence (POR, UVLO, PGD\_IN)

Power-on reset (POR) occurs when V<sub>CC</sub> rises above approximately 3V, resetting the fault latch and preparing the controller for operation. The V<sub>CC</sub> undervoltage-lockout (UVLO) circuitry inhibits switching until V<sub>CC</sub> rises above 4.25V (typ). The controller powers up the reference once the system enables the controller V<sub>CC</sub> above 4.25V and SHDN is driven high. With the reference in regulation, the controller ramps the SMPS and NB voltages to the boot voltage set by the SVC and SVD inputs:

$$t_{\text{START}} = \frac{V_{\text{BOOT}}}{(1\text{mV}/\mu\text{s})}$$

The soft-start circuitry does not use a variable current limit, so full output current is available immediately. PWRGD becomes high impedance approximately 20µs after the SMPS outputs reach regulation. The boot VID is stored the first time PWRGD goes high. The MAX17480 is in pulse-skipping mode during soft-start. Figure 8 shows the MAX17480 startup sequence.



Figure 8. Startup Sequence

**MAX17480** 

For automatic startup, the battery voltage should be present before V<sub>CC</sub>. If the controller attempts to bring the output into regulation without the battery voltage present, the fault latch trips. The controller remains shut down until the fault latch is cleared by toggling SHDN or cycling the V<sub>CC</sub> power supply below 0.5V.

If the V<sub>CC</sub> voltage drops below 4.25V, the controller assumes that there is not enough supply voltage to make valid decisions and could also result in the stored boot VIDs being corrupted. As such, the MAX17480 immediately stops switching (DH\_ and DL\_ pulled low), latches off, and discharges the outputs using the internal  $20\Omega$  switches from CSN\_ to GND.

#### Notes for Figure 8:

- The relationship between DC\_IN and V<sub>DDIO</sub> is not guaranteed. It is possible to have V<sub>DDIO</sub> powered when DC\_IN is not powered, and it is possible to have DC\_IN power up before V<sub>DDIO</sub> powers up.
- 2) As the VDDIO power rail comes within specification, VDD\_Plane\_Strap becomes valid and SVC and SVD are driven to the boot VID value by the processor. The system guarantees that VDDIO is in specification and SVC and SVD are driven to the boot VID value for at least 10µs prior to SHDN being asserted to the MAX17480.
- 3) After SHDN is asserted, the MAX17480 samples and latches the VDD\_Plane\_Strap level at its GNDS1 and GNDS2 pins when REF reaches the REFOK threshold, and ramps up the voltage plane outputs to the level indicated by the 2-bit boot VID. The boot VID is stored in the MAX17480 for use when PGD\_IN deasserts. The MAX17480 soft-starts the output rails to limit inrush current from the DC\_IN rail. The MAX17480 operates in pulse-skipping mode in the boot mode regardless of PSI\_L settings.
- 4) The MAX17480 asserts PWRGD. After PWRGD is asserted and all system-wide voltage planes and free-running clocks are within specification, then the system asserts PGD\_IN.
- 5) The processor holds the 2-bit boot VID for at least 10µs after PGD\_IN is asserted.

- 6) The processor issues the set VID command through SVI.
- 7) The MAX17480 transitions the voltage planes to the set VID. The set VID can be greater than or less than the boot VID voltage. The MAX17480 operates in pulse-skipping mode or forced-PWM mode according to the PSI\_L setting.
- 8) The chipset enforces a 1ms delay between PGD\_IN assertion and RESET\_L deassertion.

#### PWRGD

The MAX17480 features internal power-good fault comparators for each SMPS. The outputs of these individual power-good fault comparators are logically ORed to drive the gate of the open-drain PWRGD output transistor. Each SMPS's power-good fault comparator has an upper threshold of +200mV (typ) and a lower threshold of -300mV (typ). PWRGD goes low if the output of either SMPS exceeds its respective threshold.

PWRGD is forced low during the startup sequence up to 20µs after the output is in regulation. The 2-bit boot VID is stored when PWRGD goes high during the startup sequence. PWRGD is immediately forced low when SHDN goes low.

PWRGD is blanked high impedance while any of the internal SMPS DACs are slewing during a VID transition, plus an additional 20µs after the DAC transition is completed. For downward VID transitions, the upper threshold of the particular power-good fault comparators remains blanked until the output reaches regulation again.

PWRGD is blanked high impedance for each SMPS whose internal DAC is in off mode, and is pulled low if all three SMPS DACs are in off mode.

#### PGD\_IN

After the SMPS outputs reach the boot voltage, the MAX17480 switches to the serial-interface mode when PGD\_IN goes high. Anytime during normal operation, a high-to-low transition on PGD\_IN causes the MAX17480 to slew all three internal DACs back to the stored boot VIDs. The SVC and SVD inputs are disabled during the time that PGD\_IN is low. The serial interface is reenabled when PGD\_IN goes high again. Figure 9 shows PGD\_IN timing.



Figure 9. PGD\_IN Timing



Figure 10. THRM Configuration

#### Shutdown

When SHDN goes low, the MAX17480 enters shutdown mode. PWRGD is pulled low immediately and forces all DH and DL low, and all three outputs are discharged through the 20 $\Omega$  internal discharge FETs through the CSN pin for core SMPSs and through the OUT3 pin for NB SMPSs.

**VRHOT** Temperature Comparator

The MAX17480 features an independent comparator with an accurate threshold (V<sub>HOT</sub>) that tracks the analog supply voltage (V<sub>HOT</sub> = 0.3V<sub>CC</sub>). Use a resistor- and thermistor-divider between V<sub>CC</sub> and GND to generate a

voltage-SMPS overtemperature monitor. Place the thermistor as close as possible to the MOSFETs and inductors.

Place three individual thermistors near to each SMPS to monitor the temperature of the respective SMPS. When core SMPSs are in combined-mode operation, the current-balance circuit balances the currents between core SMPS phases. As such, the power loss and heat in each phase should be identical, apart from the effects of placement and airflow over each phase. Single thermistors can be placed near either of the phases and still be effective for core SMPS temperature monitoring, and one thermistor can be saved. See Figure 10.

35

## Fault Protection (Latched)

Output Overvoltage Protection (OVP)

**MAX17480** 

The overvoltage protection (OVP) circuit is designed to protect the CPU against a shorted high-side MOSFET by drawing high current and blowing the battery fuse. The MAX17480 continuously monitors the output for an overvoltage fault. The controller detects an OVP fault if the output voltage exceeds the set VID DAC voltage by more than 300mV. The OVP threshold tracks the VID DAC voltage except during a downward VID transition. During a downward VID transition, the OVP threshold is set at 1.85V (typ) until the output reaches regulation, when the OVP threshold is reset back to 300mV above the VID setting.

When the OVP circuit detects an overvoltage fault in core SMPSs, it immediately sets the fault latch and forces the external low-side driver high on the faulted SMPS. The nonfaulted SMPSs are also shut down by turning on the internal passive discharge MOSFET. The synchronous-rectifier MOSFETs of the faulted side are turned on with 100% duty, which rapidly discharges the output filter capacitor and forces the output low. If the condition that caused the overvoltage (such as a shorted high-side MOSFET) persists, the battery fuse blows. Toggle SHDN or cycle the VCC power supply below 0.5V to clear the fault latch and reactivate the controller.

When the core SMPSs are configured in combined mode, the synchronous-rectifier MOSFETs of both phases are turned on with 100% duty in response to an overvoltage fault. Passive shutdown is initiated for the NB SMPS.

The NB SMPS has no OVP.

#### **Output Undervoltage Protection (UVP)**

If any of the MAX17480 output voltages are 400mV below the target voltage, the controller sets the fault latch, shuts down all the SMPSs, and activates the internal passive discharge MOSFET. Toggle SHDN or cycle the V<sub>CC</sub> power supply below 0.5V to clear the fault latch and reactivate the controller.

**V<sub>CC</sub> Undervoltage-Lockout (UVLO) Protection** If the V<sub>CC</sub> voltage drops below 4.2V (typ), the controller assumes that there is not enough supply voltage to make valid decisions and sets a fault latch. During a UVLO fault, the controller shuts down all the SMPSs immediately, forces DL and DH low, and pulls CSN1, CSN2, and OUT3 low through internal 20 $\Omega$  discharge FETs. If the V<sub>CC</sub> falls below the POR threshold (1.8V, typ), DL is forced low even if it was previously high due to a latched overvoltage fault.

Toggle  $\overline{\text{SHDN}}$  or cycle the V<sub>CC</sub> power supply below 0.5V to clear the fault latch and reactivate the controller.

#### V<sub>DDIO</sub> Undervoltage-Lockout (UVLO) Protection

If the V<sub>DDIO</sub> voltage drops below 0.7V (typ), the controller assumes that there is not enough supply voltage to make valid decisions and sets a UV fault latch. During V<sub>DDIO</sub> UVLO, as with UVP, the controller shuts down all the SMPSs immediately, forces DL and DH low, and pulls CSN1, CSN2, and OUT3 low through internal 20 $\Omega$  discharge FETs. If the V<sub>CC</sub> falls below the POR threshold (1.8V, typ), DL is forced low even if it was previously high due to a latched overvoltage fault.

Toggle  $\overline{SHDN}$  or cycle the V<sub>CC</sub> power supply below 0.5V to clear the fault latch and reactivate the controller.

#### Thermal Fault Protection

The MAX17480 features a thermal fault protection circuit. When the junction temperature rises above +160°C, a thermal sensor sets the fault latch and shuts down immediately, forcing DH and DL low and turning on the 20 $\Omega$  discharge FETs for all SMPSs. Toggle SHDN or cycle the V<sub>CC</sub> power supply below 0.5V to clear the fault latch and reactivate the controller after the junction temperature cools by 15°C.

#### **Other Fault Protection (Nonlatched)**

**VIN3 Undervoltage-Lockout (UVLO) Protection** If the VIN3 voltage drops below 2.5V (typ), the controller assumes that there is not enough input voltage for NB SMPSs. If VIN3 UVLO happens before or just after softstart, the NB SMPS is disabled and the internal target voltage stays off. When the VIN3 subsequently rises past its UVLO rising threshold 2.6V (typ), NB goes through the soft-start sequence with a 1mV/µs slew rate.

If V<sub>IN3</sub> UVLO happens while the MAX17480 is running, the NB SMPS is stopped, the NB target is reset to 0 immediately, and PWRGD is forced low. When V<sub>IN3</sub> subsequently rises above the UVLO rising threshold 2.6V (typ), the NB SMPS restarts with 1mV/ $\mu$ s slew rate to the previous DAC target.

#### **Core SMPS MOSFET Gate Drivers**

The DH and DL drivers are optimized for driving moderate-sized high-side and larger low-side power MOSFETs. This is consistent with the low duty factor seen in notebook applications where a large  $V_{IN} - V_{OUT}$ differential exists. The high-side gate drivers (DH) source and sink 2.2A, and the low-side gate drivers (DL) source 2.7A and sink 8A. This ensures robust gate drive for high-current applications. The DH floating high-side MOSFET drivers are powered by internal boost switch charge pumps at BST, while the DL synchronous-rectifier drivers are powered directly by the 5V bias supply (V<sub>DD</sub>).



Adaptive dead-time circuits monitor the DL and DH drivers and prevent either FET from turning on until the other is fully off. The adaptive driver dead time allows operation without shoot-through with a wide range of MOSFETs, minimizing delays and maintaining efficiency.

There must be a low-resistance, low-inductance path from the DL and DH drivers to the MOSFET gates for the adaptive dead-time circuits to work properly; otherwise, the sense circuitry in the MAX17480 interprets the MOSFET gates as "off" while charge actually remains. Use very short, wide traces (50 mils to 100 mils wide if the MOSFET is 1in from the driver).

The internal pulldown transistor that drives DL low is robust, with a 0.25 $\Omega$  (typ) on-resistance. This helps prevent DL from being pulled up due to capacitive coupling from the drain to the gate of the low-side MOSFETs when the inductor node (LX) quickly switches from ground to V<sub>IN</sub>. Applications with high input voltages and long inductive driver traces could require rising LX edges that do not pull up the low-side MOSFET's gate, causing shoot-through currents. The capacitive coupling between LX and DL created by the MOSFET's gate-to-drain capacitance (C<sub>RSS</sub>), gate-to-source capacitance (C<sub>ISS</sub> - C<sub>RSS</sub>), and additional board parasitics should not exceed the following minimum threshold:

$$V_{GS(TH)} > V_{IN} \left( \frac{C_{RSS}}{C_{ISS}} \right)$$

Typically, adding a 4700pF capacitor between DL and power ground ( $C_{NL}$  in Figure 11), close to the low-side MOSFETs, greatly reduces coupling. Do not exceed 22nF of total gate capacitance to prevent excessive turn-off delays.

Alternatively, shoot-through currents can be caused by a combination of fast high-side MOSFETs and slow lowside MOSFETs. If the turn-off delay time of the low-side MOSFET is too long, the high-side MOSFETs can turn on before the low-side MOSFETs have actually turned off. Adding a resistor less than 5 $\Omega$  in series with BST slows down the high-side MOSFET turn-on time, eliminating the shoot-through currents without degrading the turn-off time (R<sub>BST</sub> in Figure 11). Slowing down the high-side MOSFET also reduces the LX node rise time, thereby reducing EMI and high-frequency coupling responsible for switching noise.

#### Offset and Address Change for Core SMPSs (OPTION)

The +12.5mV offset and the address change features of the MAX17480 can be selectively enabled and disabled by the OPTION pin setting. When the offset is

enabled, setting the PSI\_L bit to 0 disables the offset, reducing power consumption in the low-power state. See the *Core SMPS Offset* section for a detailed description of this feature.

In addition, the address of the core SMPSs can be exchanged, allowing for flexible layout of the MAX17480 with respect to the CPU placement on the same or opposite sides of the PCB. Table 5 shows the OPTION pin voltage levels and the features that are enabled.



Figure 11. Gate-Drive Circuit

#### **Table 5. OPTION Pin Settings**

| OPTION | OFFSET<br>ENABLES | SMPS1<br>ADDRESS | SMPS2<br>ADDRESS |
|--------|-------------------|------------------|------------------|
| Vcc    | 0                 | BIT 1 (VDD0)     | BIT 2 (VDD1)     |
| 3.3V   | 0                 | BIT 2 (VDD1)     | BIT 1 (VDD0)     |
| 2V     | 1                 | BIT 1 (VDD0)     | BIT 2 (VDD1)     |
| GND    | 1                 | BIT 2 (VDD1)     | BIT 1 (VDD0)     |

**Note:** VDD0 refers to CORE0 and VDD1 refers to CORE1 for the AMD CPU.

## Table 6. ILIM3 Setting

| ILIM3 | PEAK CURRENT<br>LIMIT (A) | SKIP CURRENT<br>LIMIT (A) | MAX DC<br>CURRENT (A) | FULL-LOAD<br>DROOP (mV) | OFFSET<br>(mV) |
|-------|---------------------------|---------------------------|-----------------------|-------------------------|----------------|
| Vcc   | 5.25                      | 1.3                       | 4.75                  | -26.13                  | 12.5           |
| GND   | 4.25                      | 1.05                      | 3.75                  | -20.63                  | 12.5           |

## Offset and Current-Limit Setting for NB SMPS (ILIM3)

The offset and current-limit settings of the NB SMPS can be set by the ILIM3 pin setting. Table 6 shows the ILIM3 pin voltage levels and the corresponding settings for the offset and current limit of the NB SMPS. The NB offset is always present regardless of PSI\_L setting.

The I<sub>LX3MIN</sub> minimum current-limit threshold in skip mode is precisely 25% of the corresponding positive current-limit threshold.

## **SMPS Design Procedure**

Firmly establish the input voltage range and maximum load current before choosing a switching frequency and inductor operating point (ripple-current ratio). The primary design trade-off lies in choosing a good switching frequency and inductor operating point, and the following four factors dictate the rest of the design:

- **Input Voltage Range:** The maximum value (V<sub>IN(MAX)</sub>) must accommodate the worst-case high AC adapter voltage. The minimum value (V<sub>IN(MIN)</sub>) must account for the lowest input voltage after drops due to connectors, fuses, and battery selector switches. If there is a choice at all, lower input voltages result in better efficiency.
- Maximum Load Current: There are two values to consider. The peak load current (I<sub>LOAD</sub>(MAX)) determines the instantaneous component stresses and filtering requirements, and thus drives output capacitor selection, inductor saturation rating, and the design of the current-limit circuit. The continuous load current (I<sub>LOAD</sub>) determines the thermal stresses and thus drives the selection of input capacitors, MOSFETs, and other critical heat-contributing components. Modern notebook CPUs generally exhibit I<sub>LOAD</sub> = I<sub>LOAD</sub>(MAX) x 80%.

For multiphase systems, each phase supports a fraction of the load, depending on the current balancing. When properly balanced, the load current is evenly distributed among each phase:

$$I_{LOAD(PHASE)} = \frac{I_{LOAD}}{\eta_{PH}}$$

where  $\eta_{\text{PH}}$  is the total number of active phases.

• **Core Switching Frequency:** This choice determines the basic trade-off between size and efficiency. The optimal frequency is largely a function of maximum input voltage, due to MOSFET switching losses that are proportional to frequency and V<sub>IN</sub><sup>2</sup>. The optimum frequency is also a moving target, due to rapid improvements in MOSFET technology that are making higher frequencies more practical.

When selecting a switching frequency, the minimum on-time at the highest input voltage and lowest output voltage must be greater than the 150ns (max) minimum on-time specification in the *Electrical Characteristics* table:

 $VOUT(MIN)/VIN(MAX) \times tSW > tON(MIN)$ 

A good rule is to choose a minimum on-time of at least 200ns.

When in pulse-skipping operation ( $PSI_L = 0$ ), the minimum on-time must take into consideration the time needed for proper skip-mode operation. The on-time for a skip pulse must be greater than the 170ns (max) minimum on-time specification in the *Electrical Characteristics* table:

$$t_{ON(MIN)} \leq \frac{LV_{IDLE}}{R_{SENSE} \left(V_{IN(MAX)} - V_{OUT(MIN)}\right)}$$

• Inductor Operating Point: This choice provides trade-offs between size vs. efficiency and transient response vs. output noise. Low inductor values provide better transient response and smaller physical size, but also result in lower efficiency and higher output noise due to increased ripple current. The minimum practical inductor value is one that causes the circuit to operate at the edge of critical conduction (where the inductor current just touches zero with every cycle at maximum load). Inductor values lower than this grant no further size-reduction benefit. The optimum operating point is usually found between 20% and 50% ripple current.



### **Core SMPS Design Procedure**

#### Core Inductor Selection

By design, the AMD mobile serial VID application should regard each of the MAX17480 SMPSs as independent, single-phase SMPSs. The switching frequency and operating point (% ripple current or LIR) determine the inductor value as follows:

$$L = \left(\frac{V_{IN} - V_{OUT}}{f_{SW}I_{LOAD}(MAX)LIR}\right) \left(\frac{V_{OUT}}{V_{IN}}\right)$$

where I<sub>LOAD(MAX</sub>) is the maximum current per phase, and f<sub>SW</sub> is the switching frequency per phase.

Find a low-loss inductor with the lowest possible DC resistance that fits in the allotted dimensions. If using a swinging inductor (where the inductance decreases linearly with increasing current), evaluate the LIR with properly scaled inductance values. For the selected inductance value, the actual peak-to-peak inductor ripple current ( $\Delta I_{INDUCTOR}$ ) is defined by:

$$\Delta I_{\text{INDUCTOR}} = \frac{V_{\text{OUT}} \left( V_{\text{IN}} - V_{\text{OUT}} \right)}{V_{\text{IN}} f_{\text{SW}} L}$$

Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200kHz. The core must be large enough not to saturate at the peak inductor current (IPEAK):

$$I_{PEAK} = \left(\frac{I_{LOAD}(MAX)}{\eta_{PH}}\right) + \left(\frac{\Delta I_{INDUCTOR}}{2}\right)$$

Core Peak Inductor Current Limit (ILIM12)

The MAX17480 overcurrent protection employs a peak current-sensing algorithm that uses either currentsense resistors or the inductor's DCR as the currentsense element (see the *Current Sense* section). Since the controller limits the peak inductor current, the maximum average load current is less than the peak current-limit threshold by an amount equal to half the inductor ripple current. Therefore, the maximum load capability is a function of the current-sense resistance, inductor value, switching frequency, and input-to-output voltage difference. When combined with the output undervoltage-protection circuit, the system is effectively protected against excessive overload conditions.

The peak current-limit threshold is set by the voltage difference between ILIM and REF using an external resistor-divider:

 $V_{CS(PK)} = V_{CSP_{-}} - V_{CSN_{-}} = 0.052 \times (V_{REF} - V_{ILIM12})$  $I_{LIMIT(PK)} = V_{CS(PK)}/R_{SENSE}$ 

where RSENSE is the resistance value of the currentsense element (inductors' DCR or current-sense resistor), and  $I_{LIMIT(PK)}$  is the desired peak current limit (per phase). The peak current-limit threshold voltage adjustment range is from 10mV to 50mV.

#### Core Output Capacitor Selection

The output filter capacitor must have low enough ESR to meet output ripple and load-transient requirements. In CPU V<sub>CORE</sub> converters and other applications where the output is subject to large load transients, the output capacitor's size typically depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance:

$$(R_{ESR} + R_{PCB}) \le \frac{V_{STEP}}{\Delta I_{LOAD(MAX)}}$$

In non-CPU applications, the output capacitor's size often depends on how much ESR is needed to maintain an acceptable level of output ripple voltage. The output ripple voltage of a step-down controller equals the total inductor ripple current multiplied by the output capacitor's ESR. When operating multiphase systems out-of-phase, the peak inductor currents of each phase are staggered, resulting in lower output ripple voltage (VRIPPLE) by reducing the total inductor ripple current. For nonoverlapping, multiphase operation (VIN  $\geq$  VOUT), the maximum ESR to meet the output-ripple-voltage requirement is:

$$R_{ESR} \leq \left[\frac{V_{IN}f_{SW}L}{(V_{IN} - V_{OUT})V_{OUT}}\right]V_{RIPPLE}$$

where f<sub>SW</sub> is the switching frequency per phase. The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. Thus, the capacitor selection is usually limited by ESR and voltage rating rather than by capacitance value (this is true of polymer types).

The capacitance value required is determined primarily by the output transient-response requirements. Low inductor values allow the inductor current to slew faster, replenishing charge removed from or added to the output filter capacitors by a sudden load step. Therefore, the amount of output soar when the load is removed is a function of the output voltage and inductor value. The minimum output capacitance required to prevent overshoot (V<sub>SOAR</sub>) due to stored inductor energy can be calculated as:

$$C_{OUT} \ge \frac{\left(\Delta I_{LOAD(MAX)}\right)^2 L}{2V_{OUT}V_{SOAR}}$$

When using low-capacity ceramic filter capacitors, capacitor size is usually determined by the capacity needed to prevent  $V_{SOAR}$  from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem.

#### Core Input Capacitor Selection

The input capacitor must meet the ripple-current requirement (I<sub>RMS</sub>) imposed by the switching currents. For a dual 180° interleaved controller, the out-of-phase operation reduces the RMS input ripple current, effectively lowering the input capacitance requirements. When both outputs operate with a duty cycle less than 50% (V<sub>IN</sub> > 2V<sub>OUT</sub>), the RMS input ripple current is defined by the following equation:

$$I_{\text{RMS}} = \sqrt{\left(\frac{V_{\text{OUT1}}}{V_{\text{IN}}}\right)} I_{\text{OUT1}} \left(I_{\text{OUT1}} - I_{\text{IN}}\right) + \left(\frac{V_{\text{OUT2}}}{V_{\text{IN}}}\right) I_{\text{OUT2}} \left(I_{\text{OUT2}} - I_{\text{IN}}\right)$$

where I<sub>IN</sub> is the average input current:

$$I_{IN} = \left(\frac{V_{OUT1}}{V_{IN}}\right) I_{OUT1} + \left(\frac{V_{OUT2}}{V_{IN}}\right) I_{OUT2}$$

In combined mode (GNDS1 =  $V_{DDIO}$  or GNDS2 =  $V_{DDIO}$ ) with both phases active, the input RMS current simplifies to:

$$I_{RMS} = I_{OUT} \sqrt{\left(\frac{V_{OUT}}{V_{IN}}\right) \left(\frac{1}{2} - \frac{V_{OUT}}{V_{IN}}\right)}$$

For most applications, nontantalum chemistries (ceramic, aluminum, or OS-CON) are preferred due to their resistance to inrush surge currents typical of systems with a mechanical switch or connector in series with the input. If the MAX17480 is operated as the second stage of a two-stage power-conversion system, tantalum input capacitors are acceptable. In either configuration, choose an input capacitor that exhibits less than +10°C temperature rise at the RMS input current for optimal circuit longevity.

**Core Voltage Positioning and Loop Compensation** Voltage positioning dynamically lowers the output voltage in response to the load current, reducing the output capacitance and processor's power-dissipation requirements. The controller uses a transconductance amplifier to set the transient AC and DC output-voltage droop (Figure 5). The FBAC and FBDC configuration adjusts the steady-state regulation voltage as a function of the load. This adjustability allows flexibility in the selected current-sense resistor value or inductor DCR, and allows smaller current-sense resistance to be used, reducing the overall power dissipated.

#### Core Transient Droop and Stability

The inductor current ripple sensed across the currentsense inputs (CSP\_ - CSN\_) generates a proportionate current out of the FBAC pin. This AC current flowing across the effective impedance at FBAC generates an AC ripple voltage. Actual stability, however, depends on the AC voltage at the FBDC pin, and not on the FBAC pin. Based on the configuration shown in Figure 5, the ripple voltage at the FBDC pin can only be less than, or equal to, the ripple at the FBAC pin.

With the requirement that RFBDC = RFBAC, and (ZCFB//RFB) < 10% of RFBAC, then:

$$R_{FBAC} = R_{FBDC} \ge \frac{I}{C_{OUT} f_{SW} R_{SENSE} G_{m(FBAC)}}$$

where  $G_{m(FBAC_)}$  is typically 2mS as defined in the *Electrical Characteristics* table, RSENSE\_ is the effective value of the current-sense element that is used to provide the (CSP\_, CSN\_) current-sense voltage, and fsw is the selected switching frequency.

Based on the above requirement for RFBAC and RFBDC, and with the other requirement for RFBDC defined in the *Core Steady-State Voltage Positioning (DC Droop)* section, RFBAC and RFBDC can be chosen. The resultant AC droop is:

$$R_{DROOP\_AC} \approx \frac{R_{FBDC}R_{FBAC}R_{SENSE}}{R_{FBAC} + R_{FBDC}}G_{m(FBAC)}$$

Capacitor CFB is required when the RDROOP\_DC is less than RDROOP\_AC. Choose CFB according to the following equation:

$$C_{FB} \times [R_{FB} / / (R_{FBAC} + R_{FBDC})] = 3 \times t_{SW}$$

#### Core Steady-State Voltage Positioning

With R<sub>DROOP\_AC</sub> defined, the steady-state voltagepositioning slope, R<sub>DROOP\_DC</sub>, can only be less than, or at most equal to, R<sub>DROOP\_AC</sub>:

$$R_{DROOP\_DC} = \frac{R_{FBDC}R_{FBAC}R_{SENSE}}{R_{FBAC} + R_{FBDC} + R_{FB}}G_{m(FBAC)}$$

Choose the  $R_{FBDC}$  and  $R_{FBAC}$  already previously chosen, then select  $R_{FB}$  to give the desired droop.

DC droop is typically used together with the +12.5mV offset feature to keep within the DC tolerance window of the application. See the *Offset and Address Change for Core SMPSs (OPTION)* section.



#### Core Power-MOSFET Selection

Most of the following MOSFET guidelines focus on the challenge of obtaining high-load-current capability when using high-voltage (> 20V) AC adapters. Low-current applications usually require less attention.

The high-side MOSFET (N<sub>H</sub>) must be able to dissipate the resistive losses plus the switching losses at both V<sub>IN(MIN)</sub> and V<sub>IN(MAX)</sub>. Calculate both of these sums. Ideally, the losses at V<sub>IN(MIN)</sub> should be roughly equal to losses at V<sub>IN(MAX)</sub>, with lower losses in between. If the losses at V<sub>IN(MAX)</sub>, consider increasing the size of N<sub>H</sub> (reducing R<sub>DS(ON)</sub> but with higher C<sub>GATE</sub>). Conversely, if the losses at V<sub>IN(MAX)</sub> are significantly higher than the losses at V<sub>IN(MIN)</sub>, consider reducing the size of N<sub>H</sub> (increasing R<sub>DS(ON)</sub> to lower C<sub>GATE</sub>). If V<sub>IN</sub> does not vary over a wide range, the minimum power dissipation occurs where the resistive losses equal the switching losses.

Choose a low-side MOSFET that has the lowest possible on-resistance (R<sub>DS(ON)</sub>), comes in a moderate-sized package (i.e., one or two 8-pin SOs, DPAK, or D2PAK), and is reasonably priced. Make sure that the DL gate driver can supply sufficient current to support the gate charge and the current injected into the parasitic gate-todrain capacitor caused by the high-side MOSFET turning on; otherwise, cross-conduction problems might occur (see the *Core SMPS MOSFET Gate Drivers* section).

#### **Core MOSFET Power Dissipation**

Worst-case conduction losses occur at the duty factor extremes. For the high-side MOSFET ( $N_H$ ), the worst-case power dissipation due to resistance occurs at the minimum input voltage:

PD (N<sub>H</sub> Resistive) = 
$$\left(\frac{V_{OUT}}{V_{IN}}\right) I_{LOAD}^2 R_{DS(ON)}$$

where ILOAD is the per-phase current.

Generally, a small high-side MOSFET is desired to reduce switching losses at high input voltages. However, the R<sub>DS(ON)</sub> required to stay within package power dissipation often limits how small the MOSFET can be. Again, the optimum occurs when the switching losses equal the conduction (R<sub>DS(ON)</sub>) losses. Highside switching losses do not usually become an issue until the input is greater than approximately 15V.

Calculating the power dissipation in the high-side MOSFET ( $N_H$ ) due to switching losses is difficult since it must allow for difficult quantifying factors that influence the turn-on and turn-off times. These factors include the internal gate resistance, gate charge, threshold voltage, source inductance, and PCB layout characteristics. The following switching-loss calculation provides only a very



rough estimate and is no substitute for breadboard evaluation, preferably including verification using a thermocouple mounted on  $\ensuremath{\mathsf{N}}\xspace$ :

$$= (V_{IN(MAX)})^2 \left(\frac{C_{RSS}f_{SW}}{I_{GATE}}\right) I_{LOAD}$$

where CRSS is the reverse transfer capacitance of N<sub>H</sub>,  $I_{GATE}$  is the peak gate-drive source/sink current (1A, typ), and  $I_{LOAD}$  is the per-phase current.

Switching losses in the high-side MOSFET can become an insidious heat problem when maximum AC adapter voltages are applied, due to the squared term in the C x V<sub>IN<sup>2</sup></sub> x fsw switching-loss equation. If the high-side MOSFET chosen for adequate R<sub>DS(ON)</sub> at low battery voltages becomes extraordinarily hot when biased from V<sub>IN(MAX)</sub>, consider choosing another MOSFET with lower parasitic capacitance.

For the low-side MOSFET (NL), the worst-case power dissipation always occurs at maximum input voltage:

PD (N<sub>L</sub> Resistive) = 
$$\left[1 - \left(\frac{V_{OUT}}{V_{IN(MAX)}}\right)\right] \left(\frac{I_{LOAD}}{\eta_{TOTAL}}\right)^2 R_{DS(ON)}$$

The worst case for MOSFET power dissipation occurs under heavy overloads that are greater than  $I_{LOAD(MAX)}$ , but are not quite high enough to exceed the current limit and cause the fault latch to trip. To protect against this possibility, the circuit can be "overdesigned" to tolerate:

$$I_{LOAD(MAX)} = I_{PEAK(MAX)} - \frac{\Delta I_{INDUCTOR}}{2} = I_{PEAK(MAX)} - \left(\frac{I_{LOAD(MAX)}LIR}{2}\right)$$

where IPEAK(MAX) is the maximum valley current allowed by the current-limit circuit, including threshold tolerance and on-resistance variation. The MOSFETs must have a good-sized heatsink to handle the overload power dissipation.

Choose a Schottky diode (D<sub>L</sub>) with a forward voltage low enough to prevent the low-side MOSFET body diode from turning on during the dead time. As a general rule, select a diode with a DC current rating equal to 1/3 the load current per phase. This diode is optional and can be removed if efficiency is not critical.

#### **Core Boost Capacitors**

The boost capacitors (C<sub>BST</sub>) must be selected large enough to handle the gate-charging requirements of the high-side MOSFETs. Typically, 0.1µF ceramic capacitors work well for low-power applications driving medium-sized MOSFETs. However, high-current applications driving large, high-side MOSFETs require boost capacitors larger than 0.1µF. For these applications,

select the boost capacitors to avoid discharging the capacitor more than 200mV while charging the high-side MOSFETs' gates:

$$C_{BST} = \frac{N \times Q_{GATE}}{200 mV}$$

where N is the number of high-side MOSFETs used for one SMPS, and  $Q_{GATE}$  is the gate charge specified in the MOSFET's data sheet. For example, assume two IRF7811W n-channel MOSFETs are used on the high side. According to the manufacturer's data sheet, a single IRF7811W has a maximum gate charge of 24nC (V<sub>GS</sub> = 5V). Using the above equation, the required boost capacitance would be:

$$C_{BST} = \frac{2 \times 24 nC}{200 mV} = 0.24 \mu F$$

Selecting the closest standard value, this example requires a  $0.22\mu F$  ceramic capacitor.

### **NB SMPS Design Procedure**

### NB Inductor Selection

The switching frequency and operating point (% ripple current or LIR) determine the inductor value as follows:

$$L_{3} = \left(\frac{V_{IN3} - V_{OUT3}}{f_{SW3}I_{OAD3}(MAX)LIR}\right) \left(\frac{V_{OUT3}}{V_{IN3}}\right)$$

where  $I_{LOAD3(MAX)}$  is the maximum current and  $f_{SW3}$  is the switching frequency of the NB regulator.

Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. If using a swinging inductor (where the inductance decreases linearly with increasing current), evaluate the LIR with properly scaled inductance values. For the selected inductance value, the actual peak-to-peak inductor ripple current ( $\Delta$ IINDUCTOR) is defined by:

$$\Delta I_{INDUCTOR} = \frac{V_{OUT3} \left(V_{IN3} - V_{OUT3}\right)}{V_{IN3} f_{SW3} L_3}$$

Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200kHz. The core must be large enough not to saturate at the peak inductor current (IPEAK3):

$$I_{PEAK3} = I_{LOAD3(MAX)} + \left(\frac{\Delta I_{INDUCTOR}}{2}\right)$$

### NB Peak Inductor Current Limit (ILIM3)

The MAX17480 NB regulator overcurrent protection employs a peak current-sensing algorithm that uses the high-side MOSFET RON(NH3) as the current-sense element. Since the controller limits the peak inductor current, the maximum average load current is less than the peak current-limit threshold by an amount equal to half the inductor ripple current. Therefore, the maximum load capability is a function of the current-limit setting, inductor value, switching frequency, and input-to-output voltage difference. When combined with the output undervoltage-protection circuit, the system is effectively protected against excessive overload conditions.

The peak current-limit threshold is set by the ILIM3 pin setting (see the *Offset and Current-Limit Setting for NB SMPS (ILIM3)* section).

### NB Output Capacitor Selection

The output filter capacitor must have low enough ESR to meet output ripple and load-transient requirements. In CPU V<sub>CORE</sub> converters and other applications where the output is subject to large load transients, the output capacitor's size typically depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance:

$$(R_{ESR} + R_{PCB}) \le \frac{V_{STEP}}{\Delta I_{LOAD(MAX)}}$$

The output capacitor's size often depends on how much ESR is needed to maintain an acceptable level of output ripple voltage. The output ripple voltage of a step-down controller equals the total inductor ripple current multiplied by the output capacitor's ESR. For single-phase operation, the maximum ESR to meet the output-ripple-voltage requirement is:

$$\mathsf{R}_{\mathsf{ESR}} \leq \left\lfloor \frac{\mathsf{V}_{\mathsf{IN3}}\mathsf{f}_{\mathsf{SW3}}\mathsf{L}_{3}}{(\mathsf{V}_{\mathsf{IN3}} - \mathsf{V}_{\mathsf{OUT3}})\mathsf{V}_{\mathsf{OUT3}}} \right\rfloor \mathsf{V}_{\mathsf{RIPPLE3}}$$

where  $f_{SW3}$  is the switching frequency. The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. Thus, capacitor selection is usually limited by ESR and voltage rating rather than by capacitance value (this is true of polymer types).

The capacitance value required is determined primarily by the stability requirements. However, the soar and sag calculations are still provided here for reference. Low inductor values allow the inductor current to slew faster, replenishing charge removed from or added to the output filter capacitors by a sudden load step. Therefore, the amount of output soar and sag when the load is applied or removed is a function of the output voltage and inductor value. The soar and sag voltages are calculated as:

$$\begin{split} V_{SOAR3} = & \frac{\left(\Delta I_{LOAD3(MAX)}\right)^2 L_3}{2V_{OUT3}C_{OUT3}} \\ : V_{SAG3} = & \frac{\left(\Delta I_{LOAD3(MAX)}\right)^2 L_3}{2C_{OUT3}\left(V_{IN3} \times D_{MAX} - V_{OUT3}\right)} + \frac{\Delta I_{LOAD3(MAX)}(t_{SW3} - \Delta t)}{C_{OUT3}} \end{split}$$

where D<sub>MAX</sub> is the maximum duty cycle of the NB SMPS as listed in the *Electrical Characteristics* table, t<sub>SW3</sub> is the NB switching period programmed by the OSC pin, and  $\Delta t$  equals V<sub>OUT</sub>/V<sub>IN</sub> x t<sub>SW</sub> when in forced-PWM mode, or L x I<sub>LX3MIN</sub>/(V<sub>IN</sub> - V<sub>OUT</sub>) when in pulse-skipping mode.

When using low-capacity ceramic filter capacitors, capacitor size is usually determined by the capacity needed to prevent V<sub>SOAR</sub> from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem.

#### **NB Input Capacitor Selection**

The input capacitor must meet the ripple-current requirement ( $I_{RMS}$ ) imposed by the switching currents. The  $I_{RMS}$ requirements can be determined by the following equation:

$$I_{RMS} = \left(\frac{I_{LOAD3}}{V_{IN3}}\right) \sqrt{V_{OUT3} (V_{IN3} - V_{OUT3})}$$

The worst-case RMS current requirement occurs when operating with  $V_{IN3} = 2V_{OUT3}$ . At this point, the above equation simplifies to  $I_{RMS} = 0.5 \times I_{LOAD3}$ .

For most applications, nontantalum chemistries (ceramic, aluminum, or OS-CON) are preferred due to their resistance to inrush surge currents typical of systems with a mechanical switch or connector in series with the input. The MAX17480 NB regulator is operated as the second stage of a two-stage power-conversion system. Tantalum input capacitors are acceptable. Choose an input capacitor that exhibits less than 10°C temperature rise at the RMS input current for optimal circuit longevity.

### NB Steady-State Voltage Positioning

Voltage positioning dynamically lowers the output voltage in response to the load current, reducing the output capacitance and processor's power-dissipation requirements. For NB, the load line is generated by sensing the inductor current through the high-side MOSFET on-resistance (RON(NH3)), and is internally preset to -5.5mV/A (typ). This guarantees the output voltage to stay in the static regulation window over the maximum load conditions per AMD specifications. See Table 6 for full-load voltage droop according to different ILIM3 settings.

### NB Transient Droop and Stability

The voltage-positioned load-line of the NB SMPS also provides the AC ripple voltage required for stability. To maintain stability, the output capacitive ripple must be kept smaller than the internal AC ripple voltage. Hence, a minimum NB output capacitance is required as calculated below:

$$C_{OUT3} > \frac{1}{2 \times f_{SW3} \times R_{DROOP3(MIN)}} \left(1 + \frac{V_{OUT3}}{V_{IN3}}\right)$$

where  $R_{DROOP3(MIN)}$  is 4mV/A as defined in the *Electrical Characteristics* table, and  $f_{SW3}$  is the NB switching frequency programmed by the OSC pin.

## SVI Applications Information

### I<sup>2</sup>C Bus-Compatible Interface

The MAX17480 is a receive-only device. The 2-wire serial bus (pins SVC and SVD) is designed to attach on a low-voltage I<sup>2</sup>C-like bus. In the AMD mobile application, the CPU directly drives the bus at a speed of 3.4MHz. The CPU has a push-pull output driving to the V<sub>DDIO</sub> voltage level. External pullup resistors are not required.

When not used in the specific AMD application, the serial interface can be driven to as high as 2.5V, and can operate at the lower speeds (100kHz, 400kHz, or 1.7MHz). At lower clock speeds, external pullup resistors can be used for open-drain outputs. Connect both SVC and SVD lines to  $V_{DDIO}$  through individual pullup resistors. Calculate the required value of the pullup resistors using:

$$R_{PULLUP} \le \frac{t_R}{C_{BUS}}$$

where  $t_R$  is the rise time, and should be less than 10% of the clock period. C<sub>BUS</sub> is the total capacitance on the bus.

The MAX17480 is compatible with the standard SVI interface protocol as defined in the following subsections. Figure 12 shows the SVI bus START, STOP, and data change conditions.





Figure 12. SVI Bus START, STOP, and Data Change Conditions



Figure 13. SVI Bus Acknowledge

#### Bus Not Busy

The SVI bus is not busy when both data and clock lines remain high. Data transfers can be initiated only when the bus is not busy. Figure 13 shows the SVI bus acknowledge.

#### Start Data Transfer (S)

Starting from an idle bus state (both SVC and SVD are high), a high-to-low transition of the data (SVD) line while the clock (SVC) is high determines a START condition. All commands must be preceded by a START condition.

#### Stop Data Transfer (P)

A low-to-high transition of the SDA line while the clock (SVC) is high determines a STOP condition. All operations must be ended with a STOP condition.

#### Slave Address

After generating a START condition, the bus master transmits the slave address consisting of a 7-bit device code (110xxxx) for the MAX17480. Since the MAX17480 is a write-only device, the eighth bit of the

slave address is 0. The MAX17480 monitors the bus for its corresponding slave address continuously. It generates an acknowledge bit if the slave address was true and it is not in a programming mode.

#### SVD Data Valid

The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the high period of the clock signal. The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data.

#### Acknowledge

Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit. The device that acknowledges has to pull down the SVD line during the acknowledge clock pulse so that the SVD line is stable low during the high period of the acknowledge-related clock pulse. Of course, setup and hold times must be taken into account. See Figure 13.



# SMPS Applications Information

## **Duty-Cycle Limits**

### Minimum Input Voltage

The minimum input operating voltage (dropout voltage) is restricted by stability requirements, not the minimum off-time (toFF(MIN)). The MAX17480 does not include slope compensation, so the controller becomes unstable with duty cycles greater than 50% per phase:

### $V_{IN(MIN)} \ge 2V_{OUT(MAX)}$

However, the controller can briefly operate with duty cycles over 50% during heavy load transients.



Command Byte

Figure 14. SVI Bus Data Transfer Summary

## Table 7. SVI Send Byte Address Description

A complete command consists of a START condition

(S) followed by the MAX17480's slave address and a data phase, followed by a STOP condition (P). For the

slave address, bits 6:4 are always 110 and bit 3 is X

(don't care). The WR bit should always be 1 since read

functions are not supported. Figure 14 is the SVI bus

data-transfer summary. Table 7 is a description of the

SVI send byte address and Table 8 describes serial

VID 8-bit field encoding.

| BIT | DESCRIPTION                                                                                                                                                                                 |  |  |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 6:4 | Always 110b.                                                                                                                                                                                |  |  |
| 3   | X—don't care.                                                                                                                                                                               |  |  |
| 2   | VDD1, if set then the following data byte<br>contains the VID for VDD1. Bit 2 is ignored in<br>combined mode (GNDS1 or GNDS2 = V <sub>DDIO</sub> ).<br>VDD1 refers to CORE1 of the AMD CPU. |  |  |
| 1   | VDD0, if set then the following data byte<br>contains the VID for VDD0 in separate mode, an<br>the unified VDD in combined mode. VDD0 refers<br>to CORE0 of the AMD CPU.                    |  |  |
| 0   | VDDNB, if set then the following data byte contains the VID for VDDNB.                                                                                                                      |  |  |

# Table 8. Serial VID 8-Bit Field Encoding

| BIT | DESCRIPTION                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|     | PSI_L: Power-Save Indicator                                                                                                                                                                                                                                                                                                  |  |  |  |
| 7   | 0 means the processor is at an optimal load and<br>the SMPS(s) can enter power-saving mode. The<br>SMPS operates in pulse-skipping mode after<br>exiting the boot mode. Offset is disabled if<br>previously enabled by the OPTION pin. The<br>MAX17480 enters 1-phase operation if in<br>combined mode (GNDS1 or GNDS2 = H). |  |  |  |
|     | 1 means the processor is in a high current-<br>consumption state. The SMPS operates in forced-<br>PWM mode after exiting the boot mode. Offset is<br>enabled if previously enabled by the OPTION<br>pin. The MAX17480 returns to 2-phase operation<br>if in combined mode (GNDS1 or GNDS2 = H).                              |  |  |  |
| 6:0 | SVID[6:0] as defined in Table 7.                                                                                                                                                                                                                                                                                             |  |  |  |

### Maximum Input Voltage

The MAX17480 controller has a minimum on-time, which determines the maximum input operating voltage that maintains the selected switching frequency. With higher input voltages, each pulse delivers more energy than the output is sourcing to the load. At the beginning of each cycle, if the output voltage is still above the feedback threshold voltage, the controller does not trigger an on-time pulse, resulting in pulse-skipping operation regardless of the operating mode selected by PSI\_L. This allows the controller to maintain regulation above the maximum input voltage, but forces the controller to effectively operate with a lower switching frequency. This results in an input threshold voltage at which the controller begins to skip pulses (V<sub>IN(SKIP</sub>)):

$$V_{IN(SKIP)} = V_{OUT} \left( \frac{1}{f_{SW} t_{ON(MIN)}} \right)$$

where f<sub>SW</sub> is the per-phase switching frequency set by the OSC resistor, and t<sub>ON(MIN)</sub> is 150ns (max) minus the driver's turn-on delay (DL low to DH high). For the best high-voltage performance, use the slowest switching frequency setting (100kHz per phase,  $R_{OSC} = 432k\Omega$ ).

### **PCB Layout Guidelines**

Careful PCB layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention (Figure 15). If possible, mount all the power components on the top side of the board with their ground terminals flush against one another, and mount the controller and analog components on the bottom layer so the internal ground layers shield the analog components from any noise generated by the power components. Follow these guidelines for good PCB layout:

- Keep the high-current paths short, especially at the ground terminals. This is essential for stable, jitter-free operation.
- Connect all analog grounds to a separate solid copper plane; then connect the analog ground to the GND pins of the controller. The following sensitive components connect to analog ground: V<sub>CC</sub> and V<sub>DDIO</sub> bypass capacitors, remote sense and GNDS bypass capacitors, and the resistive connections (ILIM12, OSC, TIME).
- Keep the power traces and load connections short. This is essential for high efficiency. The use of thick copper PCB (2oz vs. 1oz) can enhance full-load efficiency by 1% or more. Correctly routing PCB traces is a difficult task that must be approached in terms of fractions of centimeters, where a single m $\Omega$  of excess trace resistance causes a measurable efficiency penalty.

- Connections for current limiting (CSP, CSN) and voltage positioning (FBS, GNDS) must be made using Kelvin-sense connections to guarantee the currentsense accuracy. Place current-sense filter capacitors and voltage-positioning filter capacitors as close as possible to the IC.
- Route high-speed switching nodes and driver traces away from sensitive analog areas (REF, V<sub>CC</sub>, FBAC, FBDC, OUT3, etc.). Make all pin-strap control input connections (SHDN, PGD\_IN, OPTION) to analog ground or V<sub>CC</sub> rather than power ground or V<sub>DD</sub>.
- Route the high-speed serial-interface signals (SVC, SVD) in parallel, keeping the trace lengths identical. Keep the SVC and SVD away from the high-current switching paths.
- Keep the drivers close to the MOSFET, with the gatedrive traces (DL, DH, LX, and BST) short and wide to minimize trace resistance and inductance. This is essential for high-power MOSFETs that require lowimpedance gate drivers to avoid shoot-through currents.
- When trade-offs in trace lengths must be made, it is preferable to allow the inductor charging path to be made longer than the discharge path. For example, it is better to allow some extra distance between the input capacitors and the high-side MOSFET rather than to allow distance between the inductor and the low-side MOSFET or between the inductor and the output filter capacitor.

### **Layout Procedure**

- Place the power components first, with ground terminals adjacent (low-side MOSFET source, C<sub>IN</sub>, C<sub>OUT</sub>, and DL anode). If possible, make all these connections on the top layer with wide, copperfilled areas. For the NB SMPS, place CIN3 and L3 as near as possible to the MAX17480, using multiple vias to reduce inductance when connecting the different layers.
- Use multiple vias to connect the exposed backside to the power ground plane (PGND) to allow for a lowimpedance path for the SMPS3 internal low-side MOSFET.
- 3) Mount the MAX17480 close to the low-side MOSFETs. The DL gate traces must be short and wide (50 mils to 100 mils wide if the MOSFET is 1in from the driver IC).
- Group the gate-drive components (BST capacitors, V<sub>DD</sub> bypass capacitor) together near the MAX17480.

M/IXI/N

5) Make the DC-DC controller ground connections as shown in the standard application circuit (Figure 2). This diagram can be viewed as having three separate ground planes: input/output ground, where all the high-power components go; the power ground plane, where the PGND, V<sub>DD</sub> bypass capacitor, and driver IC ground connection go; and the controller's analog ground plane, where sensitive analog components, the MAX17480's AGND pin, and V<sub>CC</sub> bypass capacitor go. The controller's analog ground plane (AGND) must meet the power ground plane (PGND) only at a single point directly beneath the IC. The power ground plane should connect to the high-power output ground with a short, thick metal trace from PGND to the source of the low-side MOSFETs (the middle of the star ground).

6) Connect the output power planes (V<sub>CORE</sub>, V<sub>OUT3</sub>, and system ground planes) directly to the output filter capacitor positive and negative terminals with multiple vias. Place the entire DC-DC converter circuit as close to the CPU as is practical.



Figure 15. PCB Layout Example

**//**/XI/W

**MAX17480** 



**Chip Information** 

TRANSISTOR COUNT: 24,311 PROCESS: BICMOS

# **Package Information**

For the latest package outline information and land patterns, go to **www.maxim-ic.com/packages**.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 40 TQFN-EP   | T4055-2      | <u>21-0140</u> |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Maxim Integrated: MAX17480GTL+ MAX17480GTL+T