### **ABSOLUTE MAXIMUM RATINGS**

| AVDD, DVDD to AGND, DGND             | 0.3V to +6V   |
|--------------------------------------|---------------|
| Digital Input to DGND                | 0.3V to +6V   |
| OUTP, OUTN, CREF to AGND             | 0.3V to +6V   |
| VREF to AGND                         | 0.3V to +6V   |
| AGND to DGND                         | 0.3V to +0.3V |
| AV <sub>DD</sub> to DV <sub>DD</sub> | ±3.3V         |
| Maximum Current into Any Pin         | 50mA          |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |               |
|-------------------------------------------------------|---------------|
| 24-Pin QSOP (derate 9.50mW/°C above +70               | )°C)762mW     |
| Operating Temperature Ranges                          |               |
| MAX5187BEEG/MAX5190BEEG                               | 40°C to +85°C |
| Storage Temperature Range                             |               |
| Lead Temperature (soldering, 10s)                     | +300°C        |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(AV_{DD} = DV_{DD} = +3V \pm 10\%, AGND = DGND = 0, f_{CLK} = 40MHz, I_{FS} = 1mA, 400\Omega$  differential output,  $C_L = 5pF$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25$ °C.)

| PARAMETER                              | SYMBOL |                          | CONDITIONS                                        | MIN  | TYP   | MAX | UNITS  |
|----------------------------------------|--------|--------------------------|---------------------------------------------------|------|-------|-----|--------|
| STATIC PERFORMANCE                     |        | I.                       |                                                   |      |       |     |        |
| Resolution                             | N      |                          |                                                   | 8    |       |     | Bits   |
| Integral Nonlinearity                  | INL    |                          |                                                   | -1   | ±0.25 | +1  | LSB    |
| Differential Nonlinearity              | DNL    | Guaranteed mo            | notonic                                           | -1   | ±0.25 | +1  | LSB    |
| Zero-Scale Error                       |        | MAX5182                  |                                                   | -1   |       | +1  | LSB    |
| Zero-Scale Error                       |        | MAX5191                  |                                                   | -4   |       | +4  | - LSB  |
| Full-Scale Error                       |        | (Note 1)                 |                                                   | -20  | ±4    | +20 | LSB    |
| DYNAMIC PERFORMANCE                    | •      |                          |                                                   |      |       |     | 1      |
| Output Settling Time                   |        | To ±0.5LSB erro          | or band                                           |      | 25    |     | ns     |
| Glitch Impulse                         |        |                          |                                                   |      | 10    |     | pVs    |
| Spurious-Free Dynamic Range to Nyquist | SFDR   | f <sub>CLK</sub> = 40MHz | fout = 550kHz                                     |      | 72    |     | dBc    |
|                                        |        |                          | f <sub>OUT</sub> = 2.2MHz, T <sub>A</sub> = +25°C | 57   | 70    |     |        |
| Total Harmonic Distortion              | THD    | f <sub>CLK</sub> = 40MHz | f <sub>OUT</sub> = 550kHz                         |      | -70   |     | dB     |
| to Nyquist                             | 1110   | 10LK = 40M112            | f <sub>OUT</sub> = 2.2MHz, T <sub>A</sub> = +25°C |      | -68   | -63 | 1 46   |
| Signal-to-Noise Ratio                  | SNR    | f <sub>CLK</sub> = 40MHz | f <sub>OUT</sub> = 550kHz                         |      | 52    | (   | dB     |
| to Nyquist                             | SIND   | ICLK = 40IVIIIZ          | $f_{OUT} = 2.2MHz, T_A = +25^{\circ}C$            | 46   | 52    |     | ] ub   |
| Clock and Data Feedthrough             |        | All 0s to all 1s         |                                                   |      | 50    |     | nVs    |
| Output Noise                           |        |                          |                                                   |      | 10    |     | pA/√Hz |
| ANALOG OUTPUT                          | •      |                          |                                                   |      |       |     |        |
| Full-Scale Output Voltage              | VFS    |                          |                                                   |      | 400   |     | mV     |
| Voltage Compliance of Output           |        |                          |                                                   | -0.3 |       | 0.8 | V      |
| Output Leakage Current                 |        | DACEN = 0, MAX5187 only  |                                                   | -1   |       | 1   | μΑ     |
| Full-Scale Output Current              | IFS    | MAX5187 only             |                                                   | 0.5  | 1     | 1.5 | mA     |
| DAC External Output Resistor<br>Load   | RL     | MAX5187 only             |                                                   |      | 400   |     | Ω      |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD} = DV_{DD} = +3V \pm 10\%, AGND = DGND = 0, f_{CLK} = 40MHz, I_{FS} = 1mA, 400\Omega$  differential output,  $C_L = 5pF$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)

| PARAMETER                            | SYMBOL             | CONDITIONS                                                                  | MIN  | TYP | MAX  | UNITS  |
|--------------------------------------|--------------------|-----------------------------------------------------------------------------|------|-----|------|--------|
| REFERENCE                            |                    |                                                                             |      |     |      |        |
| Output Voltage Range                 | V <sub>REF</sub>   |                                                                             | 1.12 | 1.2 | 1.28 | V      |
| Output Voltage Temperature<br>Drift  | TCV <sub>REF</sub> |                                                                             |      | 50  |      | ppm/°C |
| Reference Output Drive<br>Capability | IREFOUT            |                                                                             |      | 10  |      | μΑ     |
| Reference Supply Rejection           |                    |                                                                             |      | 0.5 |      | mV/V   |
| Current Gain (IFS / IREF)            |                    |                                                                             |      | 8   |      | mA/mA  |
| POWER REQUIREMENTS                   | I                  |                                                                             |      |     |      |        |
| Analog Power-Supply Voltage          | AV <sub>DD</sub>   |                                                                             | 2.7  |     | 3.3  | V      |
| Analog Supply Current                | I <sub>AVDD</sub>  | PD = 0, DACEN = 1, digital inputs at 0 or DV <sub>DD</sub>                  |      | 1.7 | 4    | mA     |
| Digital Power-Supply Voltage         | DV <sub>DD</sub>   |                                                                             | 2.7  |     | 3.3  | V      |
| Digital Supply Current               | I <sub>DVDD</sub>  | PD = 0, DACEN = 1, digital inputs at 0 or DV <sub>DD</sub>                  |      | 4.2 | 5    | mA     |
| Standby Current                      | ISTANDBY           | PD = 0, DACEN = 0, digital inputs at 0 or DV <sub>DD</sub>                  |      | 1   | 1.5  | mA     |
| Shutdown Current                     | ISHDN              | PD = 1, DACEN = X, digital inputs at 0 or DV <sub>DD</sub> (X = don't care) |      | 0.5 | 1    | μΑ     |
| LOGIC INPUTS AND OUTPUTS             | S                  |                                                                             |      |     |      | 1      |
| Digital Input Voltage High           | VIH                |                                                                             | 2    |     |      | V      |
| Digital Input Voltage Low            | VIL                |                                                                             |      |     | 0.8  | V      |
| Digital Input Current                | I <sub>IN</sub>    | V <sub>IN</sub> = 0 or DV <sub>DD</sub>                                     |      |     | ±1   | μΑ     |
| Digital Input Capacitance            | CIN                |                                                                             |      | 10  |      | pF     |
| TIMING CHARACTERISTICS               | -                  |                                                                             | '    |     |      |        |
| DAC DATA to CLK Rise<br>Setup Time   | t <sub>DS</sub>    |                                                                             | 10   |     |      | ns     |
| DAC CLK Rise to DATA<br>Hold Time    | t <sub>DH</sub>    |                                                                             | 0    |     |      | ns     |
| CS Fall to CLK Rise Time             |                    |                                                                             |      | 5   |      | ns     |
| CS Fall to CLK Fall Time             |                    |                                                                             |      | 5   |      | ns     |
| DACEN Rise Time to V <sub>OUT</sub>  |                    |                                                                             |      | 0.5 |      | μs     |
| PD Fall Time to Vout                 |                    |                                                                             |      | 50  |      | μs     |
| Clock Period                         | tclk               |                                                                             | 25   |     |      | ns     |
| Clock High Time                      | tch                |                                                                             | 10   |     |      | ns     |
| Clock Low Time                       | tcL                |                                                                             | 10   |     |      | ns     |

Note 1: Excludes reference and reference resistor (MAX5190) tolerance.

## **Typical Operating Characteristics**

 $(\text{AV}_{DD} = \text{DV}_{DD} = +3\text{V}, \text{AGND} = \text{DGND} = 0, 400\Omega \text{ differential output, I}_{FS} = 1\text{mA}, \text{C}_{L} = 5\text{pF}, \text{T}_{A} = +25^{\circ}\text{C}, \text{unless otherwise noted.})$ 



## Typical Operating Characteristics (continued)

 $(AV_{DD} = DV_{DD} = +3V, AGND = DGND = 0, 400\Omega \text{ differential output, } I_{FS} = 1mA, C_L = 5pF, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 

















## Typical Operating Characteristics (continued)

 $(AV_{DD} = DV_{DD} = +3V, AGND = DGND = 0, 400\Omega \text{ differential output, } I_{FS} = 1mA, C_L = 5pF, T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 











## Pin Description

| PIN        | NAME             | FUNCTION                                                                                                                                                             |  |  |  |
|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1          | CREF             | Reference Bias Bypass                                                                                                                                                |  |  |  |
| 2          | OUTP             | Positive Analog Output. Current output for MAX5187; voltage output for MAX5190.                                                                                      |  |  |  |
| 3          | OUTN             | Negative Analog Output. Current output for MAX5187; voltage output for MAX5190.                                                                                      |  |  |  |
| 4          | AGND             | Analog Ground                                                                                                                                                        |  |  |  |
| 5          | AV <sub>DD</sub> | Analog Positive Supply, +2.7V to +3.3V                                                                                                                               |  |  |  |
| 6          | DACEN            | DAC Enable, Digital Input 0: Enter DAC standby mode with PD = DGND 1: Power-up DAC with PD = DGND X: Enter shutdown mode with PD = DV <sub>DD</sub> (X = don't care) |  |  |  |
| 7          | PD               | Power-Down Select 0: Enter DAC standby mode (DACEN = DGND) or power-up DAC (DACEN = DV <sub>DD</sub> ) 1: Enter shutdown mode                                        |  |  |  |
| 8          | CS               | Active-Low Chip Select                                                                                                                                               |  |  |  |
| 9          | CLK              | Clock Input                                                                                                                                                          |  |  |  |
| 10         | REN              | Active-Low Reference Enable. Connect to DGND to activate on-chip +1.2V reference.                                                                                    |  |  |  |
| 11, 12, 22 | DGND             | Digital Ground                                                                                                                                                       |  |  |  |
| 13         | D0               | Data Bit D0 (LSB)                                                                                                                                                    |  |  |  |
| 14–19      | D1-D6            | Data Bit D1-D6                                                                                                                                                       |  |  |  |
| 20         | D7               | Data Bit D7 (MSB)                                                                                                                                                    |  |  |  |
| 21         | DV <sub>DD</sub> | Digital Supply, +2.7V to +3.3V                                                                                                                                       |  |  |  |
| 23         | REFR             | Reference Input                                                                                                                                                      |  |  |  |
| 24         | REFO             | Reference Output                                                                                                                                                     |  |  |  |



Figure 1. Functional Diagram

## **Detailed Description**

The MAX5187/MAX5190 are 8-bit DACs capable of operating with clock speeds up to 40MHz. Each converter consists of separate input and DAC registers, followed by a current-source array capable of generating up to 1.5mA full-scale output current (Figure 1). An integrated +1.2V voltage reference and control amplifier determine the data converters' full-scale output currents/voltages. Careful reference design ensures close gain matching and excellent drift characteristics. The MAX5190's voltage-output operation features matched  $400\Omega$  on-chip resistors that convert the current array current into a voltage.

# Internal Reference and Control Amplifier

The MAX5187/MAX5190 provide an integrated 50ppm/°C, +1.2V, low-noise bandgap reference that can be disabled and overridden by an external reference voltage. REFO serves either as an external reference input or an integrated reference output. If REN is connected to DGND, the internal reference is selected and REFO provides a +1.2V output. Due to its limited

10µA output drive capability, REFO must be buffered with an external amplifier if heavier loading is required.

The MAX5187/MAX5190 also employ a control amplifier, designed to simultaneously regulate the full-scale output current (IFS) for both outputs of the devices. The output current is calculated as follows:

where I<sub>REF</sub> is the reference output current (I<sub>REF</sub> = V<sub>REFO / RSET</sub>) and I<sub>FS</sub> is the full-scale output current. RSET is the reference resistor that determines the amplifier's output current on the MAX5187 (Figure 2). This current is mirrored into the current-source array, where it is equally distributed between matched current segments and summed to valid output current readings for the DACs.

The MAX5190 converts this output current into a differential output voltage (VOUT) with two internal, ground-referenced 400 $\Omega$  load resistors. Using the internal +1.2V reference voltage, the MAX5190's integrated reference output current resistor (RSET = 9.6k $\Omega$ ) sets IREF to 125µA and IFS to 1mA.



Figure 2. Setting IFS with the Internal +1.2V Reference and the Control Amplifier



Figure 3. MAX5187/MAX5190 with External Reference

### **External Reference**

To disable the MAX5187/MAX5190's internal reference, connect REN to DVDD. A temperature-stable external reference may now be applied to drive the REFO pin to set the full-scale output (Figure 3). Choose a reference that can supply at least 150µA to drive the bias circuit that generates the cascode current for the current array. For improved accuracy and drift performance, choose a voltage reference with a fixed output voltage, such as the +1.2V, 25ppm/°C MAX6520 bandgap reference.

### Standby Mode

To enter the lower power standby mode, connect the digital inputs PD and DACEN to DGND. In standby, both the reference and the control amplifier are active with the current array inactive. To exit this condition, DACEN must be pulled high with PD held at DGND. Both the MAX5187 and MAX5190 typically require 50µs to wake up and allow both the outputs and the reference to settle.

#### Shutdown Mode

For lowest power consumption, the MAX5187/MAX5190 provide a power-down mode in which the reference, control amplifier, and current array are inactive and the DAC's supply current is reduced to 1 $\mu$ A. To enter this mode, connect PD to DVDD. To return to active mode, connect PD to DGND and DACEN to DVDD. About 50 $\mu$ s are required for the parts to leave shutdown mode and settle to their outputs' values prior to shutdown.

### **Timing Information**

Figure 4 shows a detailed timing diagram for the MAX5187/MAX5190. With each high transition of the clock, the input latch is loaded with the digital value set by bits D7 through D0. The content of the input latch is then shifted to the DAC register, and the output updates at the rising edge of the next clock.



Figure 4. Timing Diagram

**Table 1. Power-Down Mode Selection** 

| PD<br>(POWER-DOWN SELECT) | DACEN<br>(DAC ENABLE) | POWER-DOWN MODE | OUTPUT STATE                     |        |  |
|---------------------------|-----------------------|-----------------|----------------------------------|--------|--|
| 0                         | 0                     | Standby         | MAX5187                          | High-Z |  |
|                           |                       |                 | MAX5190                          | AGND   |  |
| 0                         | 1                     | Wake-Up         | Last state prior to standby mode |        |  |
| 1                         | Х                     | Shutdown        | MAX5187                          | High-Z |  |
|                           |                       |                 | MAX5190                          | AGND   |  |

X = Don't care

### **Outputs**

The MAX5187 output is designed to supply full-scale output currents of 1mA into  $400\Omega$  loads in parallel with a capacitive load of 5pF. The MAX5190 features integrated  $400\Omega$  resistors that restore the array current to proportional, differential voltages of 400mV. These differential output voltages can then be used to drive a balun transformer or a low-distortion, high-speed operational amplifier to convert the differential voltage into a single-ended voltage.

## **Applications Information**

### Static and Dynamic Performance Definitions

### Integral Nonlinearity

Integral nonlinearity (INL) (Figure 5a) is the deviation of the values on an actual transfer function from either a best-straight-line fit (closest approximation to the actual transfer curve) or a line drawn between the endpoints of the transfer function once offset and gain errors have been nullified. For a DAC, the deviations are measured every single step.

#### Differential Nonlinearity

Differential nonlinearity (DNL) (Figure 5b) is the difference between an actual step height and the ideal value of 1LSB. A DNL error specification of less than 1LSB guarantees no missing codes and a monotonic transfer function.

#### Offset Error

Offset error (Figure 5c) is the difference between the ideal and the actual offset point. For a DAC, the offset point is the step value when the digital input is zero. This error affects all codes by the same amount and can usually be compensated by trimming.



Figure 5a. Integral Nonlinearity



Figure 5c. Offset Error



Figure 5b. Differential Nonlinearity



Figure 5d. Gain Error



Figure 6. Differential to Single-Ended Conversion Using a Low-Distortion Amplifier

#### Gain Error

Gain error (Figure 5d) is the difference between the ideal and the actual full-scale output voltage on the transfer curve, after nullifying the offset error. This error alters the slope of the transfer function and corresponds to the same percentage error in each step.

#### Settling Time

Settling time is the amount of time required from the start of a transition until the DAC output settles its new output value to within the converter's specified accuracy.

#### Digital Feedthrough

Digital feedthrough is the noise generated on a DAC's output when any digital input transitions. Proper board layout and grounding will significantly reduce this noise, but there will always be some feedthrough caused by the DAC itself.

### **Total Harmonic Distortion**

Total harmonic distortion (THD) is the ratio of the RMS sum of the input signal's first four harmonics to the fundamental itself. This is expressed as:

THD = 20 × log 
$$\left( \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2}}{V_1} \right)$$

where  $V_1$  is the fundamental amplitude, and  $V_2$  through  $V_5$  are the amplitudes of the 2nd- through 5th-order harmonics.

### Spurious-Free Dynamic Range

Spurious-free dynamic range (SFDR) is the ratio of RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest distortion component.

## **Differential to Single-Ended Conversion**

The MAX4108 low-distortion, high-input bandwidth amplifier may be used to generate a voltage from the array current output of the MAX5187. The differential voltage across OUTP and OUTN is converted into a single-ended voltage by designing an appropriate operational amplifier configuration (Figure 6).

#### I/Q Reconstruction in a QAM Application

The low-distortion performance of two MAX5187/MAX5190s supports analog reconstruction of in-phase (I) and quadrature (Q) carrier components typically used in quadrature amplitude modulation (QAM) architectures, where two separate buses carry the I and Q data. A QAM signal is both amplitude and phase modulated, created by summing two independently modulated carriers of identical frequency but different phase (90° phase difference).



Figure 7. Using the MAX5187/MAX5190 for I/Q Signal Reconstruction

In a typical QAM application (Figure 7), the modulation occurs in the digital domain, and two DACs such as the MAX5187/MAX5190 may be used to reconstruct the analog I and Q components.

The I/Q reconstruction system is completed by a quadrature modulator that combines the reconstructed components with in-phase and quadrature carrier frequencies and then sums both outputs to provide the QAM signal.

### Using the MAX5187/MAX5190 for Arbitrary Waveform Generation

Designing a traditional AWG requires five major functional blocks (Figure 8a): clock generator, counter, waveform memory, digital-to-analog converter for waveform reconstruction, and output filter. The waveform memory contains a sequentially stored digital replica of the desired analog waveforms. This memory shares a common clock with the DAC.

For each clock cycle, a counter adds one count to the address for the waveform memory. The memory then loads the next value to the DAC, which generates an analog output voltage corresponding to that data value until the next clock cycle. A DAC output filter can either be a simple or complex lowpass filter, depending on the AWG requirements for waveform function and frequencies. The main limitations of the AWG's flexibility

are DAC resolution and dynamic performance, memory length, clock/playback frequency, and filter characteristics.

Although the MAX5187/MAX5190 offer high-frequency operation and excellent dynamics, they are suitable for relaxed requirements in resolution (8-bit AWGs). To increase an AWG's high-frequency accuracy, temperature stability, wideband tuning, and past phase continuous-frequency switching, the user may approach a direct digital synthesis (DDS) AWG (Figure 8b). This DDS loop supports standard waveforms that are repetitive, such as sine, square, TTL, and triangular waveforms. DDS allows for precise control of the data stream input to the DAC. Data for one complete output waveform cycle is sequentially stored in RAM. As the RAM addresses change, the DAC converts the incoming data bits into a corresponding voltage waveform. The resulting output signal frequency is proportional to the frequency rate at which the RAM addresses are changed.

### **Grounding and Power-Supply Decoupling**

Grounding and power-supply decoupling strongly influence the MAX5187/MAX5190's performance. Unwanted digital crosstalk may couple through the input, reference, power-supply, and ground connections, which may affect dynamic specifications like signal-to-noise ratio or spurious-free dynamic range. In addition, electromagnet-



Figure 8a. Traditional Arbitrary Waveform Generation (AWG)



Figure 8b. Direct Digital Synthesis AWG (DDS AWG)

ic interference (EMI) can either couple into or be generated by the MAX5187/MAX5190. Therefore, grounding and power-supply decoupling guidelines for high-speed, high-frequency applications should be closely followed.

First, a multilayer PC board with separate ground and power-supply planes is recommended. High-speed signals should be run on controlled impedance lines directly above the ground plane. Since the MAX5187/MAX5190 have separate analog and digital ground buses (AGND and DGND, respectively), the PC board should also have separate analog and digital ground sections with only one point connecting the two. Digital signals should run above the digital ground plane, and analog signals should run above the analog ground plane.

Both devices have two power-supply inputs: analog  $V_{DD}$  (AV<sub>DD</sub>) and digital  $V_{DD}$  (DV<sub>DD</sub>). Each AV<sub>DD</sub> input should be decoupled with parallel 10 $\mu$ F and 0.1 $\mu$ F

ceramic chip capacitors. These capacitors should be as close to the pin as possible, and their opposite ends should be as close as possible to the ground plane. The DVDD pins should also have separate  $10\mu\text{F}$  and  $0.1\mu\text{F}$  capacitors adjacent to their respective pins. Try to minimize the analog load capacitance for proper operation. For best performance, bypass with low-ESR  $0.1\mu\text{F}$  capacitors to AVDD.

The power-supply voltages should also be decoupled with large tantalum or electrolytic capacitors at the point they enter the PC board. Ferrite beads with additional decoupling capacitors forming a pi-network can also improve performance.

\_Chip Information

TRANSISTOR COUNT: 9464 SUBSTRATE CONNECTED TO AGND

## **Package Information**



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Maxim Integrated:

MAX5190BEEG+ MAX5187BEEG+ MAX5187BEEG+T MAX5190BEEG+T