#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to GND                         | 0.3V to +6V       |
|------------------------------------------------|-------------------|
| IN, OUT, COM, OS, CLK0.3V to                   | $(V_{DD} + 0.3V)$ |
| SHDN                                           | 0.3V to +6V       |
| OUT Short-Circuit Duration                     | 1sec              |
| Continuous Power Dissipation ( $T_A = +70$ °C) |                   |
| 8-Pin SO (derate 5.88mW/°C above +70°C)        | 471mW             |
| 8-Pin DIP (derate 9.09mW/°C above +70°C)       | 727mW             |

| Operating Temperature Range  | 40°C to +85°C  |
|------------------------------|----------------|
| Storage Temperature Range    | 65°C to +150°C |
| Lead Temperature (soldering, | 10sec)+300°C   |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD}=+5V, filter output measured at OUT, 10k\Omega \parallel 50pF load to GND at OUT, OS = COM, 0.1 \mu F from COM to GND, $\overline{SHDN}=V_{DD}, f_{CLK}=100kHz, T_A=T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at <math>T_A=+25^{\circ}C.$ )

| PARAMETER                                       | SYMBOL                            | CONDITIONS                                                           | MIN                          | TYP                 | MAX                             | UNITS  |
|-------------------------------------------------|-----------------------------------|----------------------------------------------------------------------|------------------------------|---------------------|---------------------------------|--------|
| FILTER CHARACTERISTICS                          |                                   |                                                                      |                              |                     |                                 |        |
| Corner Frequency                                | fC                                | (Note 1) 0.001 to 2                                                  |                              |                     | 2                               | kHz    |
| Clock-to-Corner Ratio                           | f <sub>CLK</sub> / f <sub>C</sub> | 100:1                                                                |                              |                     |                                 |        |
| Clock-to-Corner Tempco                          |                                   |                                                                      | 10                           |                     |                                 | ppm/°C |
| Output Voltage Range                            |                                   |                                                                      | 0.25                         | V                   | <sub>DD</sub> - 0.25            | V      |
| Output Offset Voltage                           | Voffset                           | $V_{IN} = V_{COM} = V_{DD} / 2$                                      |                              | ±5                  | ±25                             | mV     |
| DC Insertion Gain with<br>Output Offset Removed |                                   | V <sub>COM</sub> = V <sub>DD</sub> / 2 (Note 2)                      | -0.1                         | 0.15                | 0.3                             | dB     |
| Total Harmonic Distortion plus Noise            | THD+N                             | N = 200Hz, V <sub>IN</sub> = 4Vp-p,<br>neasurement bandwidth = 22kHz |                              |                     | dB                              |        |
| OS Voltage Gain to OUT                          | Aos                               |                                                                      |                              | 1                   |                                 | V/V    |
| Input Voltage Range at OS                       | Vos                               |                                                                      | V <sub>COM</sub> ±0.1        |                     |                                 | V      |
|                                                 | Vcom                              | Input, COM externally driven                                         | V <sub>DD</sub> / 2<br>- 0.5 | V <sub>DD</sub> /2  | V <sub>DD</sub> / 2<br>+ 0.5    | V      |
| COM Voltage Range                               |                                   | Output, COM internally biased                                        | V <sub>DD</sub> / 2<br>- 0.2 | V <sub>DD</sub> / 2 | D/2 V <sub>DD</sub> /2<br>+ 0.2 |        |
| Input Resistance at COM                         | Rcom                              |                                                                      | 75                           | 125                 |                                 | kΩ     |
| Clock Feedthrough                               |                                   |                                                                      |                              | 10                  |                                 | mVp-p  |
| Resistive Output Load Drive                     | RL                                |                                                                      | 10                           | 1                   |                                 | kΩ     |
| Maximum Capacitive Load at OUT                  | CL                                |                                                                      | 50                           | 500                 |                                 | pF     |
| Input Leakage Current at COM                    |                                   | $\overline{SHDN} = GND$ , $V_{COM} = 0$ to $V_{DD}$                  |                              | ±0.1                | ±10                             | μA     |
| Input Leakage Current at OS                     |                                   | V <sub>OS</sub> = 0 to (V <sub>DD</sub> - 1V) (Note 3)               |                              | ±0.1                | ±10                             | μΑ     |
| CLOCK                                           |                                   |                                                                      | ı                            |                     |                                 | 1      |
| Internal Oscillator Frequency                   | fosc                              | Cosc = 1000pF (Note 4)                                               | 40                           | 53                  | 67                              | kHz    |
| Clock Input Current                             | ICLK                              | V <sub>CLK</sub> = 0 or 5V                                           |                              | ±24                 | ±40                             | μΑ     |
| Clock Input High                                | VIH                               |                                                                      | V <sub>DD</sub> - 0.5        | 5                   |                                 | V      |
| Clock Input Low                                 | VIL                               |                                                                      |                              |                     | 0.5                             | V      |

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = +5V, filter output measured at OUT, 10k\Omega \parallel 50pF load to GND at OUT, OS = COM, 0.1\muF from COM to GND, $\overline{SHDN} = V_{DD}, f_{CLK} = 100kHz, T_A = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_A = +25°C.)$ 

| PARAMETER                    | SYMBOL           | CONDITIONS                                                             | MIN                   | TYP | MAX | UNITS |  |  |  |
|------------------------------|------------------|------------------------------------------------------------------------|-----------------------|-----|-----|-------|--|--|--|
| POWER REQUIREMENTS           |                  |                                                                        |                       |     |     |       |  |  |  |
| Supply Voltage               | V <sub>DD</sub>  |                                                                        | 5.5                   | V   |     |       |  |  |  |
| Supply Current               | I <sub>DD</sub>  | Operating mode, no load, IN = OS = COM 2.9 3.5                         |                       |     |     |       |  |  |  |
| Shutdown Current             | ISHDN            | SHDN = GND, CLK driven from 0 to V <sub>DD</sub>                       | 1                     | μΑ  |     |       |  |  |  |
| Power-Supply Rejection Ratio | PSRR             | Measured at DC 60                                                      |                       |     |     |       |  |  |  |
| SHUTDOWN                     | •                |                                                                        | '                     |     |     | •     |  |  |  |
| SHDN Input High              | V <sub>SDH</sub> |                                                                        | V <sub>DD</sub> - 0.5 |     |     | V     |  |  |  |
| SHDN Input Low               | V <sub>SDL</sub> |                                                                        |                       |     | 0.5 | V     |  |  |  |
| SHDN Input Leakage Current   |                  | $V \overline{SHDN} = 0 \text{ to } V \overline{DD}$ $\pm 0.1$ $\pm 10$ |                       |     |     | μΑ    |  |  |  |

#### FILTER CHARACTERISTICS

 $(V_{DD} = +5V, filter output measured at OUT, 10k\Omega | 50pF load to GND at OUT, $\overline{SHDN} = V_{DD}, V_{COM} = V_{OS} = V_{DD}/2, f_{CLK} = 100kHz, T_{A} = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_{A} = +25°C.)$ 

| PARAMETER                          | CONDITIONS          | MIN  | TYP  | MAX  | UNITS |
|------------------------------------|---------------------|------|------|------|-------|
|                                    | $f_{IN} = 0.5f_{C}$ | -0.1 | 0.0  |      |       |
| Insertion Gain Relative to DC Gain | $f_{ N} = f_{C}$    | -3.5 | -3.0 | -2.5 | dB    |
|                                    | $f_{ N} = 2f_{C}$   |      | -48  | -43  | ub ub |
|                                    | $f_{IN} = 3f_{C}$   |      | -76  | -70  |       |

Note 1: The maximum f<sub>C</sub> is defined as the clock frequency f<sub>CLK</sub> = 100 • f<sub>C</sub> at which the peak SINAD drops to 68dB with a sinusoidal input at 0.2f<sub>C</sub>.

**Note 2:** DC insertion gain is defined as  $\Delta V_{OUT} / \Delta V_{IN}$ .

Note 3: OS voltages above V<sub>DD</sub> - 1V saturate the input and result in a 75μA typical input leakage current.

**Note 4:**  $f_{OSC}$  (kHz)  $\cong 53 \cdot 10^3 / C_{OSC}$  (pF).

### Typical Operating Characteristics

(VDD = +5V, fCLK = 100kHz, SHDN = VDD, VCOM = VOS = VDD / 2, TA = +25°C, unless otherwise noted.)



### Typical Operating Characteristics (continued)

 $(V_{DD} = +5V, f_{CLK} = 100kHz, \overline{SHDN} = V_{DD}, V_{COM} = V_{OS} = V_{DD} / 2, T_{A} = +25$ °C, unless otherwise noted.)





Table A. THD+N vs. Input Signal Amplitude Test Conditions

| TRACE | f <sub>IN</sub><br>(Hz) | f <sub>C</sub><br>(kHz) | f <sub>CLK</sub><br>(kHz) | MEASUREMENT<br>BANDWIDTH (kHz) |
|-------|-------------------------|-------------------------|---------------------------|--------------------------------|
| А     | 400                     | 2                       | 200                       | 22                             |
| В     | 200                     | 1                       | 100                       | 22                             |

#### **Pin Description**

| PIN | NAME     | FUNCTION                                                                                                                                                                                  |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | СОМ      | Common Input Pin. Biased internally at mid-supply. Bypass externally to GND with a 0.1µF capacitor. To override internal biasing, drive with an external supply.                          |
| 2   | IN       | Filter Input                                                                                                                                                                              |
| 3   | GND      | Ground                                                                                                                                                                                    |
| 4   | $V_{DD}$ | +5V Supply Input                                                                                                                                                                          |
| 5   | OUT      | Filter Output                                                                                                                                                                             |
| 6   | OS       | Offset Adjust Input. To adjust output offset, bias OS externally. Connect OS to COM if no offset adjustment is needed. Refer to Offset and Common-Mode Input Adjustment section.          |
| 7   | SHDN     | Shutdown Input. Drive low to enable shutdown mode; drive high or connect to V <sub>DD</sub> for normal operation.                                                                         |
| 8   | CLK      | Clock Input. To override the internal oscillator, connect to an external clock; otherwise, connect an external capacitor (Cosc) from CLK to GND to set the internal oscillator frequency. |

#### Detailed Description

The MAX7480 Butterworth filter operates with a 100:1 clock-to-corner frequency ratio and a 2kHz maximum corner frequency.

Lowpass Butterworth filters provide a maximally flat passband response, making them ideal for instrumentation applications that require minimum deviation from the DC gain throughout the passband.

Figure 1 shows the difference between Bessel and Butterworth filter frequency responses. With the filter cutoff frequencies set at 1kHz, trace A shows the Bessel filter response and trace B shows the Butterworth filter response.

#### **Background Information**

Most switched-capacitor filters (SCFs) are designed with biquadratic sections. Each section implements two filtering poles, and the sections are cascaded to produce higher-order filters. The advantage to this approach is ease of design. However, this type of design is highly sensitive to component variations if any section's Q is high. An alternative approach is to emulate a passive network using switched-capacitor integrators with summing and scaling. Figure 2 shows a basic 8th-order ladder filter structure.

A switched-capacitor filter such as the MAX7480 emulates a passive ladder filter. The filter's component sensitivity is low when compared to a cascaded biquad design, because each component affects the entire filter shape, not just one pole-zero pair. In other words, a mismatched component in a biquad design will have a concentrated error on its respective poles, while the same mismatch in a ladder filter design results in an error distributed over all poles.



Figure 1. Bessel vs. Butterworth Filter Frequency Response



Figure 2. 8th-Order Ladder Filter Network

#### Clock Signal

#### External Clock

The MAX7480 SCF is designed for use with external clocks that have a 40% to 60% duty cycle. When using an external clock with these devices, drive CLK with a CMOS gate powered from 0 to  $V_{DD}$ . Varying the rate of the external clock adjusts the corner frequency of the filter as follows:

$$f_C = f_{CLK} / 100$$

#### Internal Clock

When using the internal oscillator, connect a capacitor (Cosc) between CLK and ground. The value of the capacitor determines the oscillator frequency as follows:

$$f_{OSC}(kHz) = \frac{53 \cdot 10^3}{C_{OSC}}; C_{OSC} \text{ in pF}$$

Minimize the stray capacitance at CLK so that it does not affect the internal oscillator frequency. Vary the rate of the internal oscillator to adjust the filter's corner frequency by a 100:1 clock to corner-frequency ratio. For example, an internal oscillator frequency of 100kHz produces a nominal corner frequency of 1kHz.

#### Input Impedance vs. Clock Frequencies

The MAX7480's input impedance is effectively that of a switched-capacitor resistor, and is inversely proportional to frequency. The input impedance values determined below represent the average input impedance, since the input current is not continuous. As a rule, use a driver with an output impedance less than 10% of the filter's input impedance. Estimate the input impedance of the filter using the following formula:

$$Z_{IN} = \frac{1}{\left(f_{CLK} \cdot C_{IN}\right)}$$

where  $f_{CLK} = clock$  frequency and  $C_{IN} = 2.31pF$ .

#### Low-Power Shutdown Mode

This device features a shutdown mode that is activated by driving  $\overline{SHDN}$  low. In shutdown mode, the filter's supply current reduces to  $0.2\mu A$  (typ) and its output becomes high impedance. For normal operation, drive  $\overline{SHDN}$  high or connect to  $V_{DD}$ .

### \_Applications Information

#### Offset and Common-Mode Input Adjustment

The voltage at COM sets the common-mode input voltage and is biased at mid-supply with an internal resistor-divider. Bypass COM with a 0.1µF capacitor and

connect OS to COM. For applications requiring offset adjustment or DC level shifting, apply an external bias voltage through a resistor-divider network to OS, as shown in Figure 3. (Note: Do not leave OS unconnected.) The output voltage is represented by this equation:

with  $V_{COM} = V_{DD}$  / 2 (typical), where ( $V_{IN}$  -  $V_{COM}$ ) is lowpass-filtered by the SCF and VOS is added at the output stage. See the *Electrical Characteristics* for the voltage range of COM and OS. Changing the voltage on COM or OS significantly from mid-supply reduces the filter's dynamic range.

#### **Power Supplies**

The MAX7480 operates from a single +5V supply. Bypass VDD to GND with a 0.1µF capacitor. If dual supplies (±2.5V) are required, connect COM to system ground and connect GND to the negative supply. Figure 4 shows an example of dual-supply operation. Single- and dual-supply performances are equivalent. For either single- or dual-supply operation, drive CLK and SHDN from GND (V- in dual-supply operation) to VDD. For ±5V dual-supply applications, use the MAX291–MAX297.

#### Input Signal Amplitude Range

The optimal input signal range is determined by observing the voltage level at which the total harmonic distortion plus noise (THD+N) is minimized for a given corner frequency. The *Typical Operating Characteristics* shows a graph of the device's THD+N response as the input signal's peak-to-peak amplitude is varied. This measurement is made with OS and COM biased at midsupply.



Figure 3. Offset Adjustment Circuit

#### Anti-Aliasing and Post-DAC Filtering

When using the MAX7480 for anti-aliasing or post-DAC filtering, synchronize the DAC and the filter clocks. If the clocks are not synchronized, beat frequencies may alias into the passband.

The high clock-to-corner frequency ratio (100:1) also eases the requirements of pre- and post-SCF filtering. At the input, a lowpass filter prevents the aliasing of frequencies around the clock frequency into the passband. At the output, a lowpass filter attenuates the clock feedthrough.

A high clock to corner-frequency ratio allows a simple RC lowpass filter, with the cutoff frequency set above the SCF corner frequency to provide input anti-aliasing and reasonable output clock attenuation.

#### **Harmonic Distortion**

Harmonic distortion arises from nonlinearities within the filter. These nonlinearities generate harmonics when a pure sine wave is applied to the filter input. Table 1 lists the MAX7480's typical harmonic-distortion values with a  $10k\Omega$  load at  $T_A = +25^{\circ}C$ .



Figure 4. Dual-Supply Operation

#### **Table 1. Typical Harmonic Distortion**

| FILTER      | fcLK              | fc   | fiN    | VIN TYPICAL HARMONIC DISTORTION |     |     | ON (dB) |     |
|-------------|-------------------|------|--------|---------------------------------|-----|-----|---------|-----|
| FILTER      | (kHz) (kHz)       | (Hz) | (Vp-p) | 2nd                             | 3rd | 4th | 5th     |     |
| MAX7480     | MAX7490 100 1 200 | 4    | -89    | -73                             | -91 | -93 |         |     |
| IVIAX / 480 | 200               | 2    | 400    | 4                               | -82 | -68 | -85     | -89 |

\_\_\_\_\_Chip Information

**TRANSISTOR COUNT: 1116** 

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Maxim Integrated:

MAX7480EPA+ MAX7480ESA+T MAX7480ESA+