The P1015 and P1024 processors have an advanced set of features for ease of use. The 256 KB L2 cache offers incremental configuration to partition the cache between the two cores or to configure it as SRAM or stashing memory. The integrated security engine supports the cryptographic algorithms commonly used in IPsec, SSL, 3GPP and other networking and wireless security protocols. The memory controller offers future-proofing against memory technology migration with support for DDR3. It also supports error correction codes, a baseline requirement for any high-reliability system. The P1015 and P1024 processors integrate a rich set of interfaces, including a multi-protocol SerDes, Gigabit Ethernet, PCI Express® and USB. The three 10/100/1000 Ethernet ports support advanced packet parsing, flow control and quality of service features, as well as IEEE® 1588 time-stamping—all ideal for managing the data path traffic between the LAN and WAN interface. A TDM interface can support voice for legacy phone applications. Four SerDes lanes can be portioned across two PCI Express ports and two SGMII ports. The PCI Express ports can provide connectivity to IEEE 802.11n radio cards for wireless support. USB or SD/MMC interfaces can be used to support local storage. A second USB interface is also available to support USB attached printers or as a console port. Multiple memory connection ports are available, including the 16-bit local bus, two USB 2.0 controllers, eSDHC and SPI. ## **Target Applications** The P1015 and P1024 processors serve in a wide variety of applications. The devices are well-suited for various combinations of data plane and control plane workloads in networking and telecom applications. With an available junction temperature range of –40° C to +125° C, the devices can be used in powersensitive defense and industrial applications, and outdoor environments less protected from the environment. The devices' primary target applications are networking and telecom linecards. A multi-service router or business gateway requires a combination of high performance and a rich set of peripherals to support the data path throughputs and required system functionality. The P1015 and P1024 devices offer a scalable platform to develop a range of products that can support the same feature set. Integrated 10/100/1000 Ethernet controllers with classification and QoS capabilities are ideal for managing the data path traffic between the LAN and WAN interface. PCI Express ports can provide connectivity to IEEE 802.11n radio cards for wireless support, TDM for legacy phone interfaces to support voice, the USB or SD/ MMC interfaces can be used to support local storage, the second USB interface is also available to support USB attached printers or as a console port. And the integrated security engine can provide encrypted secure communications for remote users with VPN support. ## **Technical Specifications** - Dual (P1024) or single (P1015) highperformance Power Architecture e500 cores - 36-bit physical addressing - Double-precision floating-point support - 32 KB L1 instruction cache and 32 KB L1 data cache for each core - 400 MHz to 667 MHz core clock frequency - 256 KB L2 cache with ECC, also configurable as SRAM and stashing memory - Three 10/100/1000 Mb/s enhanced threespeed Ethernet controllers (eTSECs) - TCP/IP acceleration and classification capabilities - IEEE 1588 support - Lossless flow control - RGMII, SGMII - High-speed interfaces (not all available simultaneously) - Four SerDes to 3.125 GHz multiplexed across controllers - Two PCI Express controllers - Two SGMII interfaces - Two high-speed USB controllers (USB 2.0) - Host and device support - Enhanced host controller interface (EHCI) - ULPI interface to PHY - Enhanced secure digital host controller (eSDHC) - · Serial peripheral interface - Integrated security engine (SEC 3.3) - Crypto algorithm support includes 3DES, AES, RSA/ECC, MD5/SHA, ARC4, Snow 3G, and FIPS deterministic RNG - Single pass encryption/message authentication for common security protocols (IPsec, SSL, SRTP, WiMAX) - XOR acceleration - 32-bit DDR3 SDRAM memory controller with ECC support - Programmable interrupt controller (PIC) compliant with OpenPIC standard - Four-channel DMA controller - Two I2C controllers, DUART, timers - Enhanced local bus controller (eLBC) - 16 general-purpose I/O signals - Package: 561-pin wirebond power-BGA (TEPBGA1) Freescale, the Freescale logo, PowerQUICC and QorlQ are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. QUICC Engine is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2010, 2013 Freescale Semiconductor, Inc. Document Number: QP1024FS REV 2 ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## NXP: P1015NSE5BFB P1015NSE5DFB P1015NSE5FFB P1015NSN5BFB P1015NSN5DFB P1015NSN5FFB P1015NXE5BFB P1015NXE5DFB P1015NXE5FFB P1015NXN5BFB P1015NXN5DFB P1015NXN5DFB P1015NXN5FFB P1024NSE5BFB P1024NSE5DFB P1024NSN5BFB P1024NXE5BFB P1024NXE5BFB P1024NXE5BFB